1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <linux/errno.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/addrspace.h>
11*4882a593Smuzhiyun #include <asm/types.h>
12*4882a593Smuzhiyun #include <mach/ath79.h>
13*4882a593Smuzhiyun #include <mach/ar71xx_regs.h>
14*4882a593Smuzhiyun
_machine_restart(void)15*4882a593Smuzhiyun void _machine_restart(void)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun void __iomem *base;
18*4882a593Smuzhiyun u32 reg = 0;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun base = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
21*4882a593Smuzhiyun MAP_NOCACHE);
22*4882a593Smuzhiyun if (soc_is_ar71xx())
23*4882a593Smuzhiyun reg = AR71XX_RESET_REG_RESET_MODULE;
24*4882a593Smuzhiyun else if (soc_is_ar724x())
25*4882a593Smuzhiyun reg = AR724X_RESET_REG_RESET_MODULE;
26*4882a593Smuzhiyun else if (soc_is_ar913x())
27*4882a593Smuzhiyun reg = AR913X_RESET_REG_RESET_MODULE;
28*4882a593Smuzhiyun else if (soc_is_ar933x())
29*4882a593Smuzhiyun reg = AR933X_RESET_REG_RESET_MODULE;
30*4882a593Smuzhiyun else if (soc_is_ar934x())
31*4882a593Smuzhiyun reg = AR934X_RESET_REG_RESET_MODULE;
32*4882a593Smuzhiyun else if (soc_is_qca953x())
33*4882a593Smuzhiyun reg = QCA953X_RESET_REG_RESET_MODULE;
34*4882a593Smuzhiyun else if (soc_is_qca955x())
35*4882a593Smuzhiyun reg = QCA955X_RESET_REG_RESET_MODULE;
36*4882a593Smuzhiyun else if (soc_is_qca956x())
37*4882a593Smuzhiyun reg = QCA956X_RESET_REG_RESET_MODULE;
38*4882a593Smuzhiyun else
39*4882a593Smuzhiyun puts("Reset register not defined for this SOC\n");
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun if (reg)
42*4882a593Smuzhiyun setbits_be32(base + reg, AR71XX_RESET_FULL_CHIP);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun while (1)
45*4882a593Smuzhiyun /* NOP */;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
ath79_get_bootstrap(void)48*4882a593Smuzhiyun u32 ath79_get_bootstrap(void)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun void __iomem *base;
51*4882a593Smuzhiyun u32 reg = 0;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun base = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
54*4882a593Smuzhiyun MAP_NOCACHE);
55*4882a593Smuzhiyun if (soc_is_ar933x())
56*4882a593Smuzhiyun reg = AR933X_RESET_REG_BOOTSTRAP;
57*4882a593Smuzhiyun else if (soc_is_ar934x())
58*4882a593Smuzhiyun reg = AR934X_RESET_REG_BOOTSTRAP;
59*4882a593Smuzhiyun else if (soc_is_qca953x())
60*4882a593Smuzhiyun reg = QCA953X_RESET_REG_BOOTSTRAP;
61*4882a593Smuzhiyun else if (soc_is_qca955x())
62*4882a593Smuzhiyun reg = QCA955X_RESET_REG_BOOTSTRAP;
63*4882a593Smuzhiyun else if (soc_is_qca956x())
64*4882a593Smuzhiyun reg = QCA956X_RESET_REG_BOOTSTRAP;
65*4882a593Smuzhiyun else
66*4882a593Smuzhiyun puts("Bootstrap register not defined for this SOC\n");
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (reg)
69*4882a593Smuzhiyun return readl(base + reg);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
eth_init_ar933x(void)74*4882a593Smuzhiyun static int eth_init_ar933x(void)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun void __iomem *rregs = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
77*4882a593Smuzhiyun MAP_NOCACHE);
78*4882a593Smuzhiyun void __iomem *pregs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE,
79*4882a593Smuzhiyun MAP_NOCACHE);
80*4882a593Smuzhiyun void __iomem *gregs = map_physmem(AR933X_GMAC_BASE, AR933X_GMAC_SIZE,
81*4882a593Smuzhiyun MAP_NOCACHE);
82*4882a593Smuzhiyun const u32 mask = AR933X_RESET_GE0_MAC | AR933X_RESET_GE0_MDIO |
83*4882a593Smuzhiyun AR933X_RESET_GE1_MAC | AR933X_RESET_GE1_MDIO |
84*4882a593Smuzhiyun AR933X_RESET_ETH_SWITCH |
85*4882a593Smuzhiyun AR933X_RESET_ETH_SWITCH_ANALOG;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Clear MDIO slave EN bit. */
88*4882a593Smuzhiyun clrbits_be32(rregs + AR933X_RESET_REG_BOOTSTRAP, BIT(17));
89*4882a593Smuzhiyun mdelay(10);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* Get Atheros S26 PHY out of reset. */
92*4882a593Smuzhiyun clrsetbits_be32(pregs + AR933X_PLL_SWITCH_CLOCK_CONTROL_REG,
93*4882a593Smuzhiyun 0x1f, 0x10);
94*4882a593Smuzhiyun mdelay(10);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun setbits_be32(rregs + AR933X_RESET_REG_RESET_MODULE, mask);
97*4882a593Smuzhiyun mdelay(10);
98*4882a593Smuzhiyun clrbits_be32(rregs + AR933X_RESET_REG_RESET_MODULE, mask);
99*4882a593Smuzhiyun mdelay(10);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Configure AR93xx GMAC register. */
102*4882a593Smuzhiyun clrsetbits_be32(gregs + AR933X_GMAC_REG_ETH_CFG,
103*4882a593Smuzhiyun AR933X_ETH_CFG_MII_GE0_MASTER |
104*4882a593Smuzhiyun AR933X_ETH_CFG_MII_GE0_SLAVE,
105*4882a593Smuzhiyun AR933X_ETH_CFG_MII_GE0_SLAVE);
106*4882a593Smuzhiyun return 0;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
eth_init_ar934x(void)109*4882a593Smuzhiyun static int eth_init_ar934x(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun void __iomem *rregs = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
112*4882a593Smuzhiyun MAP_NOCACHE);
113*4882a593Smuzhiyun void __iomem *pregs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE,
114*4882a593Smuzhiyun MAP_NOCACHE);
115*4882a593Smuzhiyun void __iomem *gregs = map_physmem(AR934X_GMAC_BASE, AR934X_GMAC_SIZE,
116*4882a593Smuzhiyun MAP_NOCACHE);
117*4882a593Smuzhiyun const u32 mask = AR934X_RESET_GE0_MAC | AR934X_RESET_GE0_MDIO |
118*4882a593Smuzhiyun AR934X_RESET_GE1_MAC | AR934X_RESET_GE1_MDIO |
119*4882a593Smuzhiyun AR934X_RESET_ETH_SWITCH_ANALOG;
120*4882a593Smuzhiyun u32 reg;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun reg = readl(rregs + AR934X_RESET_REG_BOOTSTRAP);
123*4882a593Smuzhiyun if (reg & AR934X_BOOTSTRAP_REF_CLK_40)
124*4882a593Smuzhiyun writel(0x570, pregs + AR934X_PLL_SWITCH_CLOCK_CONTROL_REG);
125*4882a593Smuzhiyun else
126*4882a593Smuzhiyun writel(0x271, pregs + AR934X_PLL_SWITCH_CLOCK_CONTROL_REG);
127*4882a593Smuzhiyun writel(BIT(26) | BIT(25), pregs + AR934X_PLL_ETH_XMII_CONTROL_REG);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun setbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask);
130*4882a593Smuzhiyun mdelay(1);
131*4882a593Smuzhiyun clrbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask);
132*4882a593Smuzhiyun mdelay(1);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* Configure AR934x GMAC register. */
135*4882a593Smuzhiyun writel(AR934X_ETH_CFG_RGMII_GMAC0, gregs + AR934X_GMAC_REG_ETH_CFG);
136*4882a593Smuzhiyun return 0;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
eth_init_qca953x(void)139*4882a593Smuzhiyun static int eth_init_qca953x(void)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun void __iomem *rregs = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
142*4882a593Smuzhiyun MAP_NOCACHE);
143*4882a593Smuzhiyun const u32 mask = QCA953X_RESET_GE0_MAC | QCA953X_RESET_GE0_MDIO |
144*4882a593Smuzhiyun QCA953X_RESET_GE1_MAC | QCA953X_RESET_GE1_MDIO |
145*4882a593Smuzhiyun QCA953X_RESET_ETH_SWITCH_ANALOG |
146*4882a593Smuzhiyun QCA953X_RESET_ETH_SWITCH;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun setbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask);
149*4882a593Smuzhiyun mdelay(1);
150*4882a593Smuzhiyun clrbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask);
151*4882a593Smuzhiyun mdelay(1);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
ath79_eth_reset(void)156*4882a593Smuzhiyun int ath79_eth_reset(void)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Un-reset ethernet. DM still doesn't have any notion of reset
160*4882a593Smuzhiyun * framework, so we do it by hand here.
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun if (soc_is_ar933x())
163*4882a593Smuzhiyun return eth_init_ar933x();
164*4882a593Smuzhiyun if (soc_is_ar934x())
165*4882a593Smuzhiyun return eth_init_ar934x();
166*4882a593Smuzhiyun if (soc_is_qca953x())
167*4882a593Smuzhiyun return eth_init_qca953x();
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun return -EINVAL;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
usb_reset_ar933x(void __iomem * reset_regs)172*4882a593Smuzhiyun static int usb_reset_ar933x(void __iomem *reset_regs)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun /* Ungate the USB block */
175*4882a593Smuzhiyun setbits_be32(reset_regs + AR933X_RESET_REG_RESET_MODULE,
176*4882a593Smuzhiyun AR933X_RESET_USBSUS_OVERRIDE);
177*4882a593Smuzhiyun mdelay(1);
178*4882a593Smuzhiyun clrbits_be32(reset_regs + AR933X_RESET_REG_RESET_MODULE,
179*4882a593Smuzhiyun AR933X_RESET_USB_HOST);
180*4882a593Smuzhiyun mdelay(1);
181*4882a593Smuzhiyun clrbits_be32(reset_regs + AR933X_RESET_REG_RESET_MODULE,
182*4882a593Smuzhiyun AR933X_RESET_USB_PHY);
183*4882a593Smuzhiyun mdelay(1);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
usb_reset_ar934x(void __iomem * reset_regs)188*4882a593Smuzhiyun static int usb_reset_ar934x(void __iomem *reset_regs)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun /* Ungate the USB block */
191*4882a593Smuzhiyun setbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE,
192*4882a593Smuzhiyun AR934X_RESET_USBSUS_OVERRIDE);
193*4882a593Smuzhiyun mdelay(1);
194*4882a593Smuzhiyun clrbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE,
195*4882a593Smuzhiyun AR934X_RESET_USB_PHY);
196*4882a593Smuzhiyun mdelay(1);
197*4882a593Smuzhiyun clrbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE,
198*4882a593Smuzhiyun AR934X_RESET_USB_PHY_ANALOG);
199*4882a593Smuzhiyun mdelay(1);
200*4882a593Smuzhiyun clrbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE,
201*4882a593Smuzhiyun AR934X_RESET_USB_HOST);
202*4882a593Smuzhiyun mdelay(1);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
usb_reset_qca953x(void __iomem * reset_regs)207*4882a593Smuzhiyun static int usb_reset_qca953x(void __iomem *reset_regs)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun void __iomem *pregs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE,
210*4882a593Smuzhiyun MAP_NOCACHE);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun clrsetbits_be32(pregs + QCA953X_PLL_SWITCH_CLOCK_CONTROL_REG,
213*4882a593Smuzhiyun 0xf00, 0x200);
214*4882a593Smuzhiyun mdelay(10);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* Ungate the USB block */
217*4882a593Smuzhiyun setbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
218*4882a593Smuzhiyun QCA953X_RESET_USBSUS_OVERRIDE);
219*4882a593Smuzhiyun mdelay(1);
220*4882a593Smuzhiyun clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
221*4882a593Smuzhiyun QCA953X_RESET_USB_PHY);
222*4882a593Smuzhiyun mdelay(1);
223*4882a593Smuzhiyun clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
224*4882a593Smuzhiyun QCA953X_RESET_USB_PHY_ANALOG);
225*4882a593Smuzhiyun mdelay(1);
226*4882a593Smuzhiyun clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
227*4882a593Smuzhiyun QCA953X_RESET_USB_HOST);
228*4882a593Smuzhiyun mdelay(1);
229*4882a593Smuzhiyun clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
230*4882a593Smuzhiyun QCA953X_RESET_USB_PHY_PLL_PWD_EXT);
231*4882a593Smuzhiyun mdelay(1);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
ath79_usb_reset(void)236*4882a593Smuzhiyun int ath79_usb_reset(void)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun void __iomem *usbc_regs = map_physmem(AR71XX_USB_CTRL_BASE,
239*4882a593Smuzhiyun AR71XX_USB_CTRL_SIZE,
240*4882a593Smuzhiyun MAP_NOCACHE);
241*4882a593Smuzhiyun void __iomem *reset_regs = map_physmem(AR71XX_RESET_BASE,
242*4882a593Smuzhiyun AR71XX_RESET_SIZE,
243*4882a593Smuzhiyun MAP_NOCACHE);
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun * Turn on the Buff and Desc swap bits.
246*4882a593Smuzhiyun * NOTE: This write into an undocumented register in mandatory to
247*4882a593Smuzhiyun * get the USB controller operational in BigEndian mode.
248*4882a593Smuzhiyun */
249*4882a593Smuzhiyun writel(0xf0000, usbc_regs + AR71XX_USB_CTRL_REG_CONFIG);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (soc_is_ar933x())
252*4882a593Smuzhiyun return usb_reset_ar933x(reset_regs);
253*4882a593Smuzhiyun if (soc_is_ar934x())
254*4882a593Smuzhiyun return usb_reset_ar934x(reset_regs);
255*4882a593Smuzhiyun if (soc_is_qca953x())
256*4882a593Smuzhiyun return usb_reset_qca953x(reset_regs);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return -EINVAL;
259*4882a593Smuzhiyun }
260