xref: /OK3568_Linux_fs/u-boot/arch/mips/mach-ath79/qca953x/ddr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com>
3*4882a593Smuzhiyun  * Based on Atheros LSDK/QSDK
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/addrspace.h>
11*4882a593Smuzhiyun #include <asm/types.h>
12*4882a593Smuzhiyun #include <mach/ar71xx_regs.h>
13*4882a593Smuzhiyun #include <mach/ath79.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define DDR_CTRL_UPD_EMR3S      BIT(5)
18*4882a593Smuzhiyun #define DDR_CTRL_UPD_EMR2S      BIT(4)
19*4882a593Smuzhiyun #define DDR_CTRL_PRECHARGE      BIT(3)
20*4882a593Smuzhiyun #define DDR_CTRL_AUTO_REFRESH   BIT(2)
21*4882a593Smuzhiyun #define DDR_CTRL_UPD_EMRS       BIT(1)
22*4882a593Smuzhiyun #define DDR_CTRL_UPD_MRS        BIT(0)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define DDR_REFRESH_EN          BIT(14)
25*4882a593Smuzhiyun #define DDR_REFRESH_M           0x3ff
26*4882a593Smuzhiyun #define DDR_REFRESH(x)          ((x) & DDR_REFRESH_M)
27*4882a593Smuzhiyun #define DDR_REFRESH_VAL         (DDR_REFRESH_EN | DDR_REFRESH(312))
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define DDR_TRAS_S              0
30*4882a593Smuzhiyun #define DDR_TRAS_M              0x1f
31*4882a593Smuzhiyun #define DDR_TRAS(x)             (((x) & DDR_TRAS_M) << DDR_TRAS_S)
32*4882a593Smuzhiyun #define DDR_TRCD_M              0xf
33*4882a593Smuzhiyun #define DDR_TRCD_S              5
34*4882a593Smuzhiyun #define DDR_TRCD(x)             (((x) & DDR_TRCD_M) << DDR_TRCD_S)
35*4882a593Smuzhiyun #define DDR_TRP_M               0xf
36*4882a593Smuzhiyun #define DDR_TRP_S               9
37*4882a593Smuzhiyun #define DDR_TRP(x)              (((x) & DDR_TRP_M) << DDR_TRP_S)
38*4882a593Smuzhiyun #define DDR_TRRD_M              0xf
39*4882a593Smuzhiyun #define DDR_TRRD_S              13
40*4882a593Smuzhiyun #define DDR_TRRD(x)             (((x) & DDR_TRRD_M) << DDR_TRRD_S)
41*4882a593Smuzhiyun #define DDR_TRFC_M              0x7f
42*4882a593Smuzhiyun #define DDR_TRFC_S              17
43*4882a593Smuzhiyun #define DDR_TRFC(x)             (((x) & DDR_TRFC_M) << DDR_TRFC_S)
44*4882a593Smuzhiyun #define DDR_TMRD_M              0xf
45*4882a593Smuzhiyun #define DDR_TMRD_S              23
46*4882a593Smuzhiyun #define DDR_TMRD(x)             (((x) & DDR_TMRD_M) << DDR_TMRD_S)
47*4882a593Smuzhiyun #define DDR_CAS_L_M             0x17
48*4882a593Smuzhiyun #define DDR_CAS_L_S             27
49*4882a593Smuzhiyun #define DDR_CAS_L(x)            (((x) & DDR_CAS_L_M) << DDR_CAS_L_S)
50*4882a593Smuzhiyun #define DDR_OPEN                BIT(30)
51*4882a593Smuzhiyun #define DDR1_CONF_REG_VAL       (DDR_TRAS(16) | DDR_TRCD(6) | \
52*4882a593Smuzhiyun 				 DDR_TRP(6) | DDR_TRRD(4) | \
53*4882a593Smuzhiyun 				 DDR_TRFC(7) | DDR_TMRD(5) | \
54*4882a593Smuzhiyun 				 DDR_CAS_L(7) | DDR_OPEN)
55*4882a593Smuzhiyun #define DDR2_CONF_REG_VAL       (DDR_TRAS(27) | DDR_TRCD(9) | \
56*4882a593Smuzhiyun 				 DDR_TRP(9) | DDR_TRRD(7) | \
57*4882a593Smuzhiyun 				 DDR_TRFC(21) | DDR_TMRD(15) | \
58*4882a593Smuzhiyun 				 DDR_CAS_L(17) | DDR_OPEN)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define DDR_BURST_LEN_S         0
61*4882a593Smuzhiyun #define DDR_BURST_LEN_M         0xf
62*4882a593Smuzhiyun #define DDR_BURST_LEN(x)        ((x) << DDR_BURST_LEN_S)
63*4882a593Smuzhiyun #define DDR_BURST_TYPE          BIT(4)
64*4882a593Smuzhiyun #define DDR_CNTL_OE_EN          BIT(5)
65*4882a593Smuzhiyun #define DDR_PHASE_SEL           BIT(6)
66*4882a593Smuzhiyun #define DDR_CKE                 BIT(7)
67*4882a593Smuzhiyun #define DDR_TWR_S               8
68*4882a593Smuzhiyun #define DDR_TWR_M               0xf
69*4882a593Smuzhiyun #define DDR_TWR(x)              (((x) & DDR_TWR_M) << DDR_TWR_S)
70*4882a593Smuzhiyun #define DDR_TRTW_S              12
71*4882a593Smuzhiyun #define DDR_TRTW_M              0x1f
72*4882a593Smuzhiyun #define DDR_TRTW(x)             (((x) & DDR_TRTW_M) << DDR_TRTW_S)
73*4882a593Smuzhiyun #define DDR_TRTP_S              17
74*4882a593Smuzhiyun #define DDR_TRTP_M              0xf
75*4882a593Smuzhiyun #define DDR_TRTP(x)             (((x) & DDR_TRTP_M) << DDR_TRTP_S)
76*4882a593Smuzhiyun #define DDR_TWTR_S              21
77*4882a593Smuzhiyun #define DDR_TWTR_M              0x1f
78*4882a593Smuzhiyun #define DDR_TWTR(x)             (((x) & DDR_TWTR_M) << DDR_TWTR_S)
79*4882a593Smuzhiyun #define DDR_G_OPEN_L_S          26
80*4882a593Smuzhiyun #define DDR_G_OPEN_L_M          0xf
81*4882a593Smuzhiyun #define DDR_G_OPEN_L(x)         ((x) << DDR_G_OPEN_L_S)
82*4882a593Smuzhiyun #define DDR_HALF_WIDTH_LOW      BIT(31)
83*4882a593Smuzhiyun #define DDR1_CONF2_REG_VAL      (DDR_BURST_LEN(8) | DDR_CNTL_OE_EN | \
84*4882a593Smuzhiyun 				 DDR_CKE | DDR_TWR(13) | DDR_TRTW(14) | \
85*4882a593Smuzhiyun 				 DDR_TRTP(8) | DDR_TWTR(14) | \
86*4882a593Smuzhiyun 				 DDR_G_OPEN_L(6) | DDR_HALF_WIDTH_LOW)
87*4882a593Smuzhiyun #define DDR2_CONF2_REG_VAL      (DDR_BURST_LEN(8) | DDR_CNTL_OE_EN | \
88*4882a593Smuzhiyun 				 DDR_CKE | DDR_TWR(1) | DDR_TRTW(14) | \
89*4882a593Smuzhiyun 				 DDR_TRTP(9) | DDR_TWTR(21) | \
90*4882a593Smuzhiyun 				 DDR_G_OPEN_L(8) | DDR_HALF_WIDTH_LOW)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define DDR_TWR_MSB             BIT(3)
93*4882a593Smuzhiyun #define DDR_TRAS_MSB            BIT(2)
94*4882a593Smuzhiyun #define DDR_TRFC_MSB_M          0x3
95*4882a593Smuzhiyun #define DDR_TRFC_MSB(x)         (x)
96*4882a593Smuzhiyun #define DDR1_CONF3_REG_VAL      0
97*4882a593Smuzhiyun #define DDR2_CONF3_REG_VAL      (DDR_TWR_MSB | DDR_TRFC_MSB(2))
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define DDR_CTL_SRAM_TSEL       BIT(30)
100*4882a593Smuzhiyun #define DDR_CTL_SRAM_GE0_SYNC   BIT(20)
101*4882a593Smuzhiyun #define DDR_CTL_SRAM_GE1_SYNC   BIT(19)
102*4882a593Smuzhiyun #define DDR_CTL_SRAM_USB_SYNC   BIT(18)
103*4882a593Smuzhiyun #define DDR_CTL_SRAM_PCIE_SYNC  BIT(17)
104*4882a593Smuzhiyun #define DDR_CTL_SRAM_WMAC_SYNC  BIT(16)
105*4882a593Smuzhiyun #define DDR_CTL_SRAM_MISC1_SYNC BIT(15)
106*4882a593Smuzhiyun #define DDR_CTL_SRAM_MISC2_SYNC BIT(14)
107*4882a593Smuzhiyun #define DDR_CTL_PAD_DDR2_SEL    BIT(6)
108*4882a593Smuzhiyun #define DDR_CTL_HALF_WIDTH      BIT(1)
109*4882a593Smuzhiyun #define DDR_CTL_CONFIG_VAL      (DDR_CTL_SRAM_TSEL | \
110*4882a593Smuzhiyun 				 DDR_CTL_SRAM_GE0_SYNC | \
111*4882a593Smuzhiyun 				 DDR_CTL_SRAM_GE1_SYNC | \
112*4882a593Smuzhiyun 				 DDR_CTL_SRAM_USB_SYNC | \
113*4882a593Smuzhiyun 				 DDR_CTL_SRAM_PCIE_SYNC | \
114*4882a593Smuzhiyun 				 DDR_CTL_SRAM_WMAC_SYNC | \
115*4882a593Smuzhiyun 				 DDR_CTL_HALF_WIDTH)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define DDR_BURST_GE0_MAX_BL_S  0
118*4882a593Smuzhiyun #define DDR_BURST_GE0_MAX_BL_M  0xf
119*4882a593Smuzhiyun #define DDR_BURST_GE0_MAX_BL(x) \
120*4882a593Smuzhiyun 	(((x) & DDR_BURST_GE0_MAX_BL_M) << DDR_BURST_GE0_MAX_BL_S)
121*4882a593Smuzhiyun #define DDR_BURST_GE1_MAX_BL_S  4
122*4882a593Smuzhiyun #define DDR_BURST_GE1_MAX_BL_M  0xf
123*4882a593Smuzhiyun #define DDR_BURST_GE1_MAX_BL(x) \
124*4882a593Smuzhiyun 	(((x) & DDR_BURST_GE1_MAX_BL_M) << DDR_BURST_GE1_MAX_BL_S)
125*4882a593Smuzhiyun #define DDR_BURST_PCIE_MAX_BL_S 8
126*4882a593Smuzhiyun #define DDR_BURST_PCIE_MAX_BL_M 0xf
127*4882a593Smuzhiyun #define DDR_BURST_PCIE_MAX_BL(x) \
128*4882a593Smuzhiyun 	(((x) & DDR_BURST_PCIE_MAX_BL_M) << DDR_BURST_PCIE_MAX_BL_S)
129*4882a593Smuzhiyun #define DDR_BURST_USB_MAX_BL_S  12
130*4882a593Smuzhiyun #define DDR_BURST_USB_MAX_BL_M  0xf
131*4882a593Smuzhiyun #define DDR_BURST_USB_MAX_BL(x) \
132*4882a593Smuzhiyun 	(((x) & DDR_BURST_USB_MAX_BL_M) << DDR_BURST_USB_MAX_BL_S)
133*4882a593Smuzhiyun #define DDR_BURST_CPU_MAX_BL_S  16
134*4882a593Smuzhiyun #define DDR_BURST_CPU_MAX_BL_M  0xf
135*4882a593Smuzhiyun #define DDR_BURST_CPU_MAX_BL(x) \
136*4882a593Smuzhiyun 	(((x) & DDR_BURST_CPU_MAX_BL_M) << DDR_BURST_CPU_MAX_BL_S)
137*4882a593Smuzhiyun #define DDR_BURST_RD_MAX_BL_S   20
138*4882a593Smuzhiyun #define DDR_BURST_RD_MAX_BL_M   0xf
139*4882a593Smuzhiyun #define DDR_BURST_RD_MAX_BL(x) \
140*4882a593Smuzhiyun 	(((x) & DDR_BURST_RD_MAX_BL_M) << DDR_BURST_RD_MAX_BL_S)
141*4882a593Smuzhiyun #define DDR_BURST_WR_MAX_BL_S   24
142*4882a593Smuzhiyun #define DDR_BURST_WR_MAX_BL_M   0xf
143*4882a593Smuzhiyun #define DDR_BURST_WR_MAX_BL(x) \
144*4882a593Smuzhiyun 	(((x) & DDR_BURST_WR_MAX_BL_M) << DDR_BURST_WR_MAX_BL_S)
145*4882a593Smuzhiyun #define DDR_BURST_RWP_MASK_EN_S 28
146*4882a593Smuzhiyun #define DDR_BURST_RWP_MASK_EN_M 0x3
147*4882a593Smuzhiyun #define DDR_BURST_RWP_MASK_EN(x) \
148*4882a593Smuzhiyun 	(((x) & DDR_BURST_RWP_MASK_EN_M) << DDR_BURST_RWP_MASK_EN_S)
149*4882a593Smuzhiyun #define DDR_BURST_CPU_PRI_BE    BIT(30)
150*4882a593Smuzhiyun #define DDR_BURST_CPU_PRI       BIT(31)
151*4882a593Smuzhiyun #define DDR_BURST_VAL           (DDR_BURST_CPU_PRI_BE | \
152*4882a593Smuzhiyun 				 DDR_BURST_RWP_MASK_EN(3) | \
153*4882a593Smuzhiyun 				 DDR_BURST_WR_MAX_BL(4) | \
154*4882a593Smuzhiyun 				 DDR_BURST_RD_MAX_BL(4) | \
155*4882a593Smuzhiyun 				 DDR_BURST_CPU_MAX_BL(4) | \
156*4882a593Smuzhiyun 				 DDR_BURST_USB_MAX_BL(4) | \
157*4882a593Smuzhiyun 				 DDR_BURST_PCIE_MAX_BL(4) | \
158*4882a593Smuzhiyun 				 DDR_BURST_GE1_MAX_BL(4) | \
159*4882a593Smuzhiyun 				 DDR_BURST_GE0_MAX_BL(4))
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define DDR_BURST_WMAC_MAX_BL_S 0
162*4882a593Smuzhiyun #define DDR_BURST_WMAC_MAX_BL_M 0xf
163*4882a593Smuzhiyun #define DDR_BURST_WMAC_MAX_BL(x) \
164*4882a593Smuzhiyun 	(((x) & DDR_BURST_WMAC_MAX_BL_M) << DDR_BURST_WMAC_MAX_BL_S)
165*4882a593Smuzhiyun #define DDR_BURST2_VAL          DDR_BURST_WMAC_MAX_BL(4)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define DDR2_CONF_TWL_S         10
168*4882a593Smuzhiyun #define DDR2_CONF_TWL_M         0xf
169*4882a593Smuzhiyun #define DDR2_CONF_TWL(x) \
170*4882a593Smuzhiyun 	(((x) & DDR2_CONF_TWL_M) << DDR2_CONF_TWL_S)
171*4882a593Smuzhiyun #define DDR2_CONF_ODT           BIT(9)
172*4882a593Smuzhiyun #define DDR2_CONF_TFAW_S        2
173*4882a593Smuzhiyun #define DDR2_CONF_TFAW_M        0x3f
174*4882a593Smuzhiyun #define DDR2_CONF_TFAW(x) \
175*4882a593Smuzhiyun 	(((x) & DDR2_CONF_TFAW_M) << DDR2_CONF_TFAW_S)
176*4882a593Smuzhiyun #define DDR2_CONF_EN            BIT(0)
177*4882a593Smuzhiyun #define DDR2_CONF_VAL           (DDR2_CONF_TWL(5) | \
178*4882a593Smuzhiyun 				 DDR2_CONF_TFAW(31) | \
179*4882a593Smuzhiyun 				 DDR2_CONF_ODT | \
180*4882a593Smuzhiyun 				 DDR2_CONF_EN)
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define DDR1_EXT_MODE_VAL       0
183*4882a593Smuzhiyun #define DDR2_EXT_MODE_VAL       0x402
184*4882a593Smuzhiyun #define DDR2_EXT_MODE_OCD_VAL   0x782
185*4882a593Smuzhiyun #define DDR1_MODE_DLL_VAL       0x133
186*4882a593Smuzhiyun #define DDR2_MODE_DLL_VAL       0x143
187*4882a593Smuzhiyun #define DDR1_MODE_VAL           0x33
188*4882a593Smuzhiyun #define DDR2_MODE_VAL           0x43
189*4882a593Smuzhiyun #define DDR1_TAP_VAL            0x20
190*4882a593Smuzhiyun #define DDR2_TAP_VAL            0x10
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #define DDR_REG_BIST_MASK_ADDR_0        0x2c
193*4882a593Smuzhiyun #define DDR_REG_BIST_MASK_ADDR_1        0x30
194*4882a593Smuzhiyun #define DDR_REG_BIST_MASK_AHB_GE0_0     0x34
195*4882a593Smuzhiyun #define DDR_REG_BIST_COMP_AHB_GE0_0     0x38
196*4882a593Smuzhiyun #define DDR_REG_BIST_MASK_AHB_GE1_0     0x3c
197*4882a593Smuzhiyun #define DDR_REG_BIST_COMP_AHB_GE1_0     0x40
198*4882a593Smuzhiyun #define DDR_REG_BIST_COMP_ADDR_0        0x64
199*4882a593Smuzhiyun #define DDR_REG_BIST_COMP_ADDR_1        0x68
200*4882a593Smuzhiyun #define DDR_REG_BIST_MASK_AHB_GE0_1     0x6c
201*4882a593Smuzhiyun #define DDR_REG_BIST_COMP_AHB_GE0_1     0x70
202*4882a593Smuzhiyun #define DDR_REG_BIST_MASK_AHB_GE1_1     0x74
203*4882a593Smuzhiyun #define DDR_REG_BIST_COMP_AHB_GE1_1     0x78
204*4882a593Smuzhiyun #define DDR_REG_BIST                    0x11c
205*4882a593Smuzhiyun #define DDR_REG_BIST_STATUS             0x120
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define DDR_BIST_COMP_CNT_S     1
208*4882a593Smuzhiyun #define DDR_BIST_COMP_CNT_M     0xff
209*4882a593Smuzhiyun #define DDR_BIST_COMP_CNT(x) \
210*4882a593Smuzhiyun 	(((x) & DDR_BIST_COMP_CNT_M) << DDR_BIST_COMP_CNT_S)
211*4882a593Smuzhiyun #define DDR_BIST_COMP_CNT_MASK \
212*4882a593Smuzhiyun 	(DDR_BIST_COMP_CNT_M << DDR_BIST_COMP_CNT_S)
213*4882a593Smuzhiyun #define DDR_BIST_TEST_START     BIT(0)
214*4882a593Smuzhiyun #define DDR_BIST_STATUS_DONE    BIT(0)
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /* 4 Row Address Bits, 4 Column Address Bits, 2 BA bits */
217*4882a593Smuzhiyun #define DDR_BIST_MASK_ADDR_VAL  0xfa5de83f
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define DDR_TAP_MAGIC_VAL       0xaa55aa55
220*4882a593Smuzhiyun #define DDR_TAP_MAX_VAL         0x40
221*4882a593Smuzhiyun 
ddr_init(void)222*4882a593Smuzhiyun void ddr_init(void)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	void __iomem *regs;
225*4882a593Smuzhiyun 	u32 val;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	regs = map_physmem(AR71XX_DDR_CTRL_BASE, AR71XX_DDR_CTRL_SIZE,
228*4882a593Smuzhiyun 			   MAP_NOCACHE);
229*4882a593Smuzhiyun 	val = ath79_get_bootstrap();
230*4882a593Smuzhiyun 	if (val & QCA953X_BOOTSTRAP_DDR1) {
231*4882a593Smuzhiyun 		writel(DDR_CTL_CONFIG_VAL, regs + QCA953X_DDR_REG_CTL_CONF);
232*4882a593Smuzhiyun 		udelay(10);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 		/* For 16-bit DDR */
235*4882a593Smuzhiyun 		writel(0xffff, regs + AR71XX_DDR_REG_RD_CYCLE);
236*4882a593Smuzhiyun 		udelay(100);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 		/* Burst size */
239*4882a593Smuzhiyun 		writel(DDR_BURST_VAL, regs + QCA953X_DDR_REG_BURST);
240*4882a593Smuzhiyun 		udelay(100);
241*4882a593Smuzhiyun 		writel(DDR_BURST2_VAL, regs + QCA953X_DDR_REG_BURST2);
242*4882a593Smuzhiyun 		udelay(100);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 		/* AHB maximum timeout */
245*4882a593Smuzhiyun 		writel(0xfffff, regs + QCA953X_DDR_REG_TIMEOUT_MAX);
246*4882a593Smuzhiyun 		udelay(100);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 		/* DRAM timing */
249*4882a593Smuzhiyun 		writel(DDR1_CONF_REG_VAL, regs + AR71XX_DDR_REG_CONFIG);
250*4882a593Smuzhiyun 		udelay(100);
251*4882a593Smuzhiyun 		writel(DDR1_CONF2_REG_VAL, regs + AR71XX_DDR_REG_CONFIG2);
252*4882a593Smuzhiyun 		udelay(100);
253*4882a593Smuzhiyun 		writel(DDR1_CONF3_REG_VAL, regs + QCA953X_DDR_REG_CONFIG3);
254*4882a593Smuzhiyun 		udelay(100);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		/* Precharge All */
257*4882a593Smuzhiyun 		writel(DDR_CTRL_PRECHARGE, regs + AR71XX_DDR_REG_CONTROL);
258*4882a593Smuzhiyun 		udelay(100);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		/* ODT disable, Full strength, Enable DLL */
261*4882a593Smuzhiyun 		writel(DDR1_EXT_MODE_VAL, regs + AR71XX_DDR_REG_EMR);
262*4882a593Smuzhiyun 		udelay(100);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 		/* Update Extended Mode Register Set (EMRS) */
265*4882a593Smuzhiyun 		writel(DDR_CTRL_UPD_EMRS, regs + AR71XX_DDR_REG_CONTROL);
266*4882a593Smuzhiyun 		udelay(100);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 		/* Reset DLL, CAS Latency 3, Burst Length 8 */
269*4882a593Smuzhiyun 		writel(DDR1_MODE_DLL_VAL, regs + AR71XX_DDR_REG_MODE);
270*4882a593Smuzhiyun 		udelay(100);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 		/* Update Mode Register Set (MRS) */
273*4882a593Smuzhiyun 		writel(DDR_CTRL_UPD_MRS, regs + AR71XX_DDR_REG_CONTROL);
274*4882a593Smuzhiyun 		udelay(100);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 		/* Precharge All */
277*4882a593Smuzhiyun 		writel(DDR_CTRL_PRECHARGE, regs + AR71XX_DDR_REG_CONTROL);
278*4882a593Smuzhiyun 		udelay(100);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 		/* Auto Refresh */
281*4882a593Smuzhiyun 		writel(DDR_CTRL_AUTO_REFRESH, regs + AR71XX_DDR_REG_CONTROL);
282*4882a593Smuzhiyun 		udelay(100);
283*4882a593Smuzhiyun 		writel(DDR_CTRL_AUTO_REFRESH, regs + AR71XX_DDR_REG_CONTROL);
284*4882a593Smuzhiyun 		udelay(100);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 		/* Normal DLL, CAS Latency 3, Burst Length 8 */
287*4882a593Smuzhiyun 		writel(DDR1_MODE_VAL, regs + AR71XX_DDR_REG_MODE);
288*4882a593Smuzhiyun 		udelay(100);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 		/* Update Mode Register Set (MRS) */
291*4882a593Smuzhiyun 		writel(DDR_CTRL_UPD_MRS, regs + AR71XX_DDR_REG_CONTROL);
292*4882a593Smuzhiyun 		udelay(100);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		/* Refresh time control */
295*4882a593Smuzhiyun 		writel(DDR_REFRESH_VAL, regs + AR71XX_DDR_REG_REFRESH);
296*4882a593Smuzhiyun 		udelay(100);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 		/* DQS 0 Tap Control */
299*4882a593Smuzhiyun 		writel(DDR1_TAP_VAL, regs + AR71XX_DDR_REG_TAP_CTRL0);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 		/* DQS 1 Tap Control */
302*4882a593Smuzhiyun 		writel(DDR1_TAP_VAL, regs + AR71XX_DDR_REG_TAP_CTRL1);
303*4882a593Smuzhiyun 	} else {
304*4882a593Smuzhiyun 		writel(DDR_CTRL_UPD_EMR2S, regs + AR71XX_DDR_REG_CONTROL);
305*4882a593Smuzhiyun 		udelay(10);
306*4882a593Smuzhiyun 		writel(DDR_CTRL_UPD_EMR3S, regs + AR71XX_DDR_REG_CONTROL);
307*4882a593Smuzhiyun 		udelay(10);
308*4882a593Smuzhiyun 		writel(DDR_CTL_CONFIG_VAL | DDR_CTL_PAD_DDR2_SEL,
309*4882a593Smuzhiyun 		       regs + QCA953X_DDR_REG_CTL_CONF);
310*4882a593Smuzhiyun 		udelay(10);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		/* For 16-bit DDR */
313*4882a593Smuzhiyun 		writel(0xffff, regs + AR71XX_DDR_REG_RD_CYCLE);
314*4882a593Smuzhiyun 		udelay(100);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 		/* Burst size */
317*4882a593Smuzhiyun 		writel(DDR_BURST_VAL, regs + QCA953X_DDR_REG_BURST);
318*4882a593Smuzhiyun 		udelay(100);
319*4882a593Smuzhiyun 		writel(DDR_BURST2_VAL, regs + QCA953X_DDR_REG_BURST2);
320*4882a593Smuzhiyun 		udelay(100);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 		/* AHB maximum timeout */
323*4882a593Smuzhiyun 		writel(0xfffff, regs + QCA953X_DDR_REG_TIMEOUT_MAX);
324*4882a593Smuzhiyun 		udelay(100);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 		/* DRAM timing */
327*4882a593Smuzhiyun 		writel(DDR2_CONF_REG_VAL, regs + AR71XX_DDR_REG_CONFIG);
328*4882a593Smuzhiyun 		udelay(100);
329*4882a593Smuzhiyun 		writel(DDR2_CONF2_REG_VAL, regs + AR71XX_DDR_REG_CONFIG2);
330*4882a593Smuzhiyun 		udelay(100);
331*4882a593Smuzhiyun 		writel(DDR2_CONF3_REG_VAL, regs + QCA953X_DDR_REG_CONFIG3);
332*4882a593Smuzhiyun 		udelay(100);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 		/* Enable DDR2 */
335*4882a593Smuzhiyun 		writel(DDR2_CONF_VAL, regs + QCA953X_DDR_REG_DDR2_CONFIG);
336*4882a593Smuzhiyun 		udelay(100);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 		/* Precharge All */
339*4882a593Smuzhiyun 		writel(DDR_CTRL_PRECHARGE, regs + AR71XX_DDR_REG_CONTROL);
340*4882a593Smuzhiyun 		udelay(100);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 		/* Update Extended Mode Register 2 Set (EMR2S) */
343*4882a593Smuzhiyun 		writel(DDR_CTRL_UPD_EMR2S, regs + AR71XX_DDR_REG_CONTROL);
344*4882a593Smuzhiyun 		udelay(100);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 		/* Update Extended Mode Register 3 Set (EMR3S) */
347*4882a593Smuzhiyun 		writel(DDR_CTRL_UPD_EMR3S, regs + AR71XX_DDR_REG_CONTROL);
348*4882a593Smuzhiyun 		udelay(100);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 		/* 150 ohm, Reduced strength, Enable DLL */
351*4882a593Smuzhiyun 		writel(DDR2_EXT_MODE_VAL, regs + AR71XX_DDR_REG_EMR);
352*4882a593Smuzhiyun 		udelay(100);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 		/* Update Extended Mode Register Set (EMRS) */
355*4882a593Smuzhiyun 		writel(DDR_CTRL_UPD_EMRS, regs + AR71XX_DDR_REG_CONTROL);
356*4882a593Smuzhiyun 		udelay(100);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		/* Reset DLL, CAS Latency 4, Burst Length 8 */
359*4882a593Smuzhiyun 		writel(DDR2_MODE_DLL_VAL, regs + AR71XX_DDR_REG_MODE);
360*4882a593Smuzhiyun 		udelay(100);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 		/* Update Mode Register Set (MRS) */
363*4882a593Smuzhiyun 		writel(DDR_CTRL_UPD_MRS, regs + AR71XX_DDR_REG_CONTROL);
364*4882a593Smuzhiyun 		udelay(100);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 		/* Precharge All */
367*4882a593Smuzhiyun 		writel(DDR_CTRL_PRECHARGE, regs + AR71XX_DDR_REG_CONTROL);
368*4882a593Smuzhiyun 		udelay(100);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 		/* Auto Refresh */
371*4882a593Smuzhiyun 		writel(DDR_CTRL_AUTO_REFRESH, regs + AR71XX_DDR_REG_CONTROL);
372*4882a593Smuzhiyun 		udelay(100);
373*4882a593Smuzhiyun 		writel(DDR_CTRL_AUTO_REFRESH, regs + AR71XX_DDR_REG_CONTROL);
374*4882a593Smuzhiyun 		udelay(100);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 		/* Normal DLL, CAS Latency 4, Burst Length 8 */
377*4882a593Smuzhiyun 		writel(DDR2_MODE_VAL, regs + AR71XX_DDR_REG_MODE);
378*4882a593Smuzhiyun 		udelay(100);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		/* Mode Register Set (MRS) */
381*4882a593Smuzhiyun 		writel(DDR_CTRL_UPD_MRS, regs + AR71XX_DDR_REG_CONTROL);
382*4882a593Smuzhiyun 		udelay(100);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 		/* Enable OCD, Enable DLL, Reduced Drive Strength */
385*4882a593Smuzhiyun 		writel(DDR2_EXT_MODE_OCD_VAL, regs + AR71XX_DDR_REG_EMR);
386*4882a593Smuzhiyun 		udelay(100);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 		/* Update Extended Mode Register Set (EMRS) */
389*4882a593Smuzhiyun 		writel(DDR_CTRL_UPD_EMRS, regs + AR71XX_DDR_REG_CONTROL);
390*4882a593Smuzhiyun 		udelay(100);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 		/* OCD diable, Enable DLL, Reduced Drive Strength */
393*4882a593Smuzhiyun 		writel(DDR2_EXT_MODE_VAL, regs + AR71XX_DDR_REG_EMR);
394*4882a593Smuzhiyun 		udelay(100);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 		/* Update Extended Mode Register Set (EMRS) */
397*4882a593Smuzhiyun 		writel(DDR_CTRL_UPD_EMRS, regs + AR71XX_DDR_REG_CONTROL);
398*4882a593Smuzhiyun 		udelay(100);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 		/* Refresh time control */
401*4882a593Smuzhiyun 		writel(DDR_REFRESH_VAL, regs + AR71XX_DDR_REG_REFRESH);
402*4882a593Smuzhiyun 		udelay(100);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 		/* DQS 0 Tap Control */
405*4882a593Smuzhiyun 		writel(DDR2_TAP_VAL, regs + AR71XX_DDR_REG_TAP_CTRL0);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 		/* DQS 1 Tap Control */
408*4882a593Smuzhiyun 		writel(DDR2_TAP_VAL, regs + AR71XX_DDR_REG_TAP_CTRL1);
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
ddr_tap_tuning(void)412*4882a593Smuzhiyun void ddr_tap_tuning(void)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	void __iomem *regs;
415*4882a593Smuzhiyun 	u32 val, pass, tap, cnt, tap_val, last, first;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	regs = map_physmem(AR71XX_DDR_CTRL_BASE, AR71XX_DDR_CTRL_SIZE,
418*4882a593Smuzhiyun 			   MAP_NOCACHE);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	tap_val = readl(regs + AR71XX_DDR_REG_TAP_CTRL0);
421*4882a593Smuzhiyun 	first = DDR_TAP_MAGIC_VAL;
422*4882a593Smuzhiyun 	last = 0;
423*4882a593Smuzhiyun 	cnt = 0;
424*4882a593Smuzhiyun 	tap = 0;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	do {
427*4882a593Smuzhiyun 		writel(tap, regs + AR71XX_DDR_REG_TAP_CTRL0);
428*4882a593Smuzhiyun 		writel(tap, regs + AR71XX_DDR_REG_TAP_CTRL1);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		writel(DDR_BIST_COMP_CNT(8), regs + DDR_REG_BIST_COMP_ADDR_1);
431*4882a593Smuzhiyun 		writel(DDR_BIST_MASK_ADDR_VAL, regs + DDR_REG_BIST_MASK_ADDR_0);
432*4882a593Smuzhiyun 		writel(0xffff, regs + DDR_REG_BIST_COMP_AHB_GE0_1);
433*4882a593Smuzhiyun 		writel(0xffff, regs + DDR_REG_BIST_COMP_AHB_GE1_0);
434*4882a593Smuzhiyun 		writel(0xffff, regs + DDR_REG_BIST_COMP_AHB_GE1_1);
435*4882a593Smuzhiyun 		writel(0xffff, regs + DDR_REG_BIST_MASK_AHB_GE0_0);
436*4882a593Smuzhiyun 		writel(0xffff, regs + DDR_REG_BIST_MASK_AHB_GE0_1);
437*4882a593Smuzhiyun 		writel(0xffff, regs + DDR_REG_BIST_MASK_AHB_GE1_0);
438*4882a593Smuzhiyun 		writel(0xffff, regs + DDR_REG_BIST_MASK_AHB_GE1_1);
439*4882a593Smuzhiyun 		writel(0xffff, regs + DDR_REG_BIST_COMP_AHB_GE0_0);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 		/* Start BIST test */
442*4882a593Smuzhiyun 		writel(DDR_BIST_TEST_START, regs + DDR_REG_BIST);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 		do {
445*4882a593Smuzhiyun 			val = readl(regs + DDR_REG_BIST_STATUS);
446*4882a593Smuzhiyun 		} while (!(val & DDR_BIST_STATUS_DONE));
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 		/* Stop BIST test */
449*4882a593Smuzhiyun 		writel(0, regs + DDR_REG_BIST);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 		pass = val & DDR_BIST_COMP_CNT_MASK;
452*4882a593Smuzhiyun 		pass ^= DDR_BIST_COMP_CNT(8);
453*4882a593Smuzhiyun 		if (!pass) {
454*4882a593Smuzhiyun 			if (first != DDR_TAP_MAGIC_VAL) {
455*4882a593Smuzhiyun 				last = tap;
456*4882a593Smuzhiyun 			} else  {
457*4882a593Smuzhiyun 				first = tap;
458*4882a593Smuzhiyun 				last = tap;
459*4882a593Smuzhiyun 			}
460*4882a593Smuzhiyun 			cnt++;
461*4882a593Smuzhiyun 		}
462*4882a593Smuzhiyun 		tap++;
463*4882a593Smuzhiyun 	} while (tap < DDR_TAP_MAX_VAL);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (cnt) {
466*4882a593Smuzhiyun 		tap_val = (first + last) / 2;
467*4882a593Smuzhiyun 		tap_val %= DDR_TAP_MAX_VAL;
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	writel(tap_val, regs + AR71XX_DDR_REG_TAP_CTRL0);
471*4882a593Smuzhiyun 	writel(tap_val, regs + AR71XX_DDR_REG_TAP_CTRL1);
472*4882a593Smuzhiyun }
473