1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2016 Marek Vasut <marex@denx.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Based on RAM init sequence by Piotr Dymacz <pepe2k@gmail.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/addrspace.h>
12*4882a593Smuzhiyun #include <asm/types.h>
13*4882a593Smuzhiyun #include <mach/ar71xx_regs.h>
14*4882a593Smuzhiyun #include <mach/ath79.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun enum {
19*4882a593Smuzhiyun AR934X_SDRAM = 0,
20*4882a593Smuzhiyun AR934X_DDR1,
21*4882a593Smuzhiyun AR934X_DDR2,
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct ar934x_mem_config {
25*4882a593Smuzhiyun u32 config1;
26*4882a593Smuzhiyun u32 config2;
27*4882a593Smuzhiyun u32 mode;
28*4882a593Smuzhiyun u32 extmode;
29*4882a593Smuzhiyun u32 tap;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static const struct ar934x_mem_config ar934x_mem_config[] = {
33*4882a593Smuzhiyun [AR934X_SDRAM] = { 0x7fbe8cd0, 0x959f66a8, 0x33, 0, 0x1f1f },
34*4882a593Smuzhiyun [AR934X_DDR1] = { 0x7fd48cd0, 0x99d0e6a8, 0x33, 0, 0x14 },
35*4882a593Smuzhiyun [AR934X_DDR2] = { 0xc7d48cd0, 0x9dd0e6a8, 0x33, 0, 0x10012 },
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
ar934x_ddr_init(const u16 cpu_mhz,const u16 ddr_mhz,const u16 ahb_mhz)38*4882a593Smuzhiyun void ar934x_ddr_init(const u16 cpu_mhz, const u16 ddr_mhz, const u16 ahb_mhz)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun void __iomem *ddr_regs;
41*4882a593Smuzhiyun const struct ar934x_mem_config *memcfg;
42*4882a593Smuzhiyun int memtype;
43*4882a593Smuzhiyun u32 reg, cycle, ctl;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun ddr_regs = map_physmem(AR71XX_DDR_CTRL_BASE, AR71XX_DDR_CTRL_SIZE,
46*4882a593Smuzhiyun MAP_NOCACHE);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun reg = ath79_get_bootstrap();
49*4882a593Smuzhiyun if (reg & AR934X_BOOTSTRAP_SDRAM_DISABLED) { /* DDR */
50*4882a593Smuzhiyun if (reg & AR934X_BOOTSTRAP_DDR1) { /* DDR 1 */
51*4882a593Smuzhiyun memtype = AR934X_DDR1;
52*4882a593Smuzhiyun cycle = 0xffff;
53*4882a593Smuzhiyun } else { /* DDR 2 */
54*4882a593Smuzhiyun memtype = AR934X_DDR2;
55*4882a593Smuzhiyun if (gd->arch.rev) {
56*4882a593Smuzhiyun ctl = BIT(6); /* Undocumented bit :-( */
57*4882a593Smuzhiyun if (reg & BIT(3))
58*4882a593Smuzhiyun cycle = 0xff;
59*4882a593Smuzhiyun else
60*4882a593Smuzhiyun cycle = 0xffff;
61*4882a593Smuzhiyun } else {
62*4882a593Smuzhiyun /* Force DDR2/x16 configuratio on old chips. */
63*4882a593Smuzhiyun ctl = 0;
64*4882a593Smuzhiyun cycle = 0xffff; /* DDR2 16bit */
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun writel(0xe59, ddr_regs + AR934X_DDR_REG_DDR2_CONFIG);
68*4882a593Smuzhiyun udelay(100);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun writel(0x10, ddr_regs + AR71XX_DDR_REG_CONTROL);
71*4882a593Smuzhiyun udelay(10);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun writel(0x20, ddr_regs + AR71XX_DDR_REG_CONTROL);
74*4882a593Smuzhiyun udelay(10);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun writel(ctl, ddr_regs + AR934X_DDR_REG_CTL_CONF);
77*4882a593Smuzhiyun udelay(10);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun } else { /* SDRAM */
80*4882a593Smuzhiyun memtype = AR934X_SDRAM;
81*4882a593Smuzhiyun cycle = 0xffffffff;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun writel(0x13b, ddr_regs + AR934X_DDR_REG_CTL_CONF);
84*4882a593Smuzhiyun udelay(100);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Undocumented register */
87*4882a593Smuzhiyun writel(0x13b, ddr_regs + 0x118);
88*4882a593Smuzhiyun udelay(100);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun memcfg = &ar934x_mem_config[memtype];
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun writel(memcfg->config1, ddr_regs + AR71XX_DDR_REG_CONFIG);
94*4882a593Smuzhiyun udelay(100);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun writel(memcfg->config2, ddr_regs + AR71XX_DDR_REG_CONFIG2);
97*4882a593Smuzhiyun udelay(100);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun writel(0x8, ddr_regs + AR71XX_DDR_REG_CONTROL);
100*4882a593Smuzhiyun udelay(10);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun writel(memcfg->mode | 0x100, ddr_regs + AR71XX_DDR_REG_MODE);
103*4882a593Smuzhiyun mdelay(1);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun writel(0x1, ddr_regs + AR71XX_DDR_REG_CONTROL);
106*4882a593Smuzhiyun udelay(10);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (memtype == AR934X_DDR2) {
109*4882a593Smuzhiyun writel(memcfg->mode | 0x100, ddr_regs + AR71XX_DDR_REG_EMR);
110*4882a593Smuzhiyun udelay(100);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun writel(0x2, ddr_regs + AR71XX_DDR_REG_CONTROL);
113*4882a593Smuzhiyun udelay(10);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (memtype != AR934X_SDRAM)
117*4882a593Smuzhiyun writel(0x402, ddr_regs + AR71XX_DDR_REG_EMR);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun udelay(100);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun writel(0x2, ddr_regs + AR71XX_DDR_REG_CONTROL);
122*4882a593Smuzhiyun udelay(10);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun writel(0x8, ddr_regs + AR71XX_DDR_REG_CONTROL);
125*4882a593Smuzhiyun udelay(10);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun writel(memcfg->mode, ddr_regs + AR71XX_DDR_REG_MODE);
128*4882a593Smuzhiyun udelay(100);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun writel(0x1, ddr_regs + AR71XX_DDR_REG_CONTROL);
131*4882a593Smuzhiyun udelay(10);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun writel(0x412c /* FIXME */, ddr_regs + AR71XX_DDR_REG_REFRESH);
134*4882a593Smuzhiyun udelay(100);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun writel(memcfg->tap, ddr_regs + AR71XX_DDR_REG_TAP_CTRL0);
137*4882a593Smuzhiyun writel(memcfg->tap, ddr_regs + AR71XX_DDR_REG_TAP_CTRL1);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (memtype != AR934X_SDRAM) {
140*4882a593Smuzhiyun if ((gd->arch.rev && (reg & BIT(3))) || !gd->arch.rev) {
141*4882a593Smuzhiyun writel(memcfg->tap,
142*4882a593Smuzhiyun ddr_regs + AR934X_DDR_REG_TAP_CTRL2);
143*4882a593Smuzhiyun writel(memcfg->tap,
144*4882a593Smuzhiyun ddr_regs + AR934X_DDR_REG_TAP_CTRL3);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun writel(cycle, ddr_regs + AR71XX_DDR_REG_RD_CYCLE);
149*4882a593Smuzhiyun udelay(100);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun writel(0x74444444, ddr_regs + AR934X_DDR_REG_BURST);
152*4882a593Smuzhiyun udelay(100);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun writel(0x222, ddr_regs + AR934X_DDR_REG_BURST2);
155*4882a593Smuzhiyun udelay(100);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun writel(0xfffff, ddr_regs + AR934X_DDR_REG_TIMEOUT_MAX);
158*4882a593Smuzhiyun udelay(100);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
ddr_tap_tuning(void)161*4882a593Smuzhiyun void ddr_tap_tuning(void)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun }
164