1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #include <common.h> 8*4882a593Smuzhiyun #include <asm/io.h> 9*4882a593Smuzhiyun #include <asm/addrspace.h> 10*4882a593Smuzhiyun #include <asm/types.h> 11*4882a593Smuzhiyun #include <mach/ar71xx_regs.h> 12*4882a593Smuzhiyun #include <mach/ath79.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR; 15*4882a593Smuzhiyun ar933x_get_xtal(void)16*4882a593Smuzhiyunstatic u32 ar933x_get_xtal(void) 17*4882a593Smuzhiyun { 18*4882a593Smuzhiyun u32 val; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun val = ath79_get_bootstrap(); 21*4882a593Smuzhiyun if (val & AR933X_BOOTSTRAP_REF_CLK_40) 22*4882a593Smuzhiyun return 40000000; 23*4882a593Smuzhiyun else 24*4882a593Smuzhiyun return 25000000; 25*4882a593Smuzhiyun } 26*4882a593Smuzhiyun get_serial_clock(void)27*4882a593Smuzhiyunint get_serial_clock(void) 28*4882a593Smuzhiyun { 29*4882a593Smuzhiyun return ar933x_get_xtal(); 30*4882a593Smuzhiyun } 31*4882a593Smuzhiyun get_clocks(void)32*4882a593Smuzhiyunint get_clocks(void) 33*4882a593Smuzhiyun { 34*4882a593Smuzhiyun void __iomem *regs; 35*4882a593Smuzhiyun u32 val, xtal, pll, div; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun regs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE, 38*4882a593Smuzhiyun MAP_NOCACHE); 39*4882a593Smuzhiyun xtal = ar933x_get_xtal(); 40*4882a593Smuzhiyun val = readl(regs + AR933X_PLL_CPU_CONFIG_REG); 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun /* VCOOUT = XTAL * DIV_INT */ 43*4882a593Smuzhiyun div = (val >> AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT) 44*4882a593Smuzhiyun & AR933X_PLL_CPU_CONFIG_REFDIV_MASK; 45*4882a593Smuzhiyun pll = xtal / div; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* PLLOUT = VCOOUT * (1/2^OUTDIV) */ 48*4882a593Smuzhiyun div = (val >> AR933X_PLL_CPU_CONFIG_NINT_SHIFT) 49*4882a593Smuzhiyun & AR933X_PLL_CPU_CONFIG_NINT_MASK; 50*4882a593Smuzhiyun pll *= div; 51*4882a593Smuzhiyun div = (val >> AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT) 52*4882a593Smuzhiyun & AR933X_PLL_CPU_CONFIG_OUTDIV_MASK; 53*4882a593Smuzhiyun if (!div) 54*4882a593Smuzhiyun div = 1; 55*4882a593Smuzhiyun pll >>= div; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun val = readl(regs + AR933X_PLL_CLK_CTRL_REG); 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* CPU_CLK = PLLOUT / CPU_POST_DIV */ 60*4882a593Smuzhiyun div = ((val >> AR933X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) 61*4882a593Smuzhiyun & AR933X_PLL_CLK_CTRL_CPU_POST_DIV_MASK) + 1; 62*4882a593Smuzhiyun gd->cpu_clk = pll / div; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* DDR_CLK = PLLOUT / DDR_POST_DIV */ 65*4882a593Smuzhiyun div = ((val >> AR933X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) 66*4882a593Smuzhiyun & AR933X_PLL_CLK_CTRL_DDR_POST_DIV_MASK) + 1; 67*4882a593Smuzhiyun gd->mem_clk = pll / div; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun /* AHB_CLK = PLLOUT / AHB_POST_DIV */ 70*4882a593Smuzhiyun div = ((val >> AR933X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) 71*4882a593Smuzhiyun & AR933X_PLL_CLK_CTRL_AHB_POST_DIV_MASK) + 1; 72*4882a593Smuzhiyun gd->bus_clk = pll / div; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun return 0; 75*4882a593Smuzhiyun } 76*4882a593Smuzhiyun get_bus_freq(ulong dummy)77*4882a593Smuzhiyunulong get_bus_freq(ulong dummy) 78*4882a593Smuzhiyun { 79*4882a593Smuzhiyun if (!gd->bus_clk) 80*4882a593Smuzhiyun get_clocks(); 81*4882a593Smuzhiyun return gd->bus_clk; 82*4882a593Smuzhiyun } 83*4882a593Smuzhiyun get_ddr_freq(ulong dummy)84*4882a593Smuzhiyunulong get_ddr_freq(ulong dummy) 85*4882a593Smuzhiyun { 86*4882a593Smuzhiyun if (!gd->mem_clk) 87*4882a593Smuzhiyun get_clocks(); 88*4882a593Smuzhiyun return gd->mem_clk; 89*4882a593Smuzhiyun } 90