xref: /OK3568_Linux_fs/u-boot/arch/mips/include/asm/mipsregs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
3*4882a593Smuzhiyun  * Copyright (C) 2000 Silicon Graphics, Inc.
4*4882a593Smuzhiyun  * Modified for further R[236]000 support by Paul M. Antoine, 1996.
5*4882a593Smuzhiyun  * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
6*4882a593Smuzhiyun  * Copyright (C) 2000, 07 MIPS Technologies, Inc.
7*4882a593Smuzhiyun  * Copyright (C) 2003, 2004  Maciej W. Rozycki
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #ifndef _ASM_MIPSREGS_H
12*4882a593Smuzhiyun #define _ASM_MIPSREGS_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun  * The following macros are especially useful for __asm__
16*4882a593Smuzhiyun  * inline assembler.
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun #ifndef __STR
19*4882a593Smuzhiyun #define __STR(x) #x
20*4882a593Smuzhiyun #endif
21*4882a593Smuzhiyun #ifndef STR
22*4882a593Smuzhiyun #define STR(x) __STR(x)
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun  *  Configure language
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun #ifdef __ASSEMBLY__
29*4882a593Smuzhiyun #define _ULCAST_
30*4882a593Smuzhiyun #else
31*4882a593Smuzhiyun #define _ULCAST_ (unsigned long)
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun  * Coprocessor 0 register names
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun #define CP0_INDEX $0
38*4882a593Smuzhiyun #define CP0_RANDOM $1
39*4882a593Smuzhiyun #define CP0_ENTRYLO0 $2
40*4882a593Smuzhiyun #define CP0_ENTRYLO1 $3
41*4882a593Smuzhiyun #define CP0_CONF $3
42*4882a593Smuzhiyun #define CP0_GLOBALNUMBER $3, 1
43*4882a593Smuzhiyun #define CP0_CONTEXT $4
44*4882a593Smuzhiyun #define CP0_PAGEMASK $5
45*4882a593Smuzhiyun #define CP0_WIRED $6
46*4882a593Smuzhiyun #define CP0_INFO $7
47*4882a593Smuzhiyun #define CP0_HWRENA $7, 0
48*4882a593Smuzhiyun #define CP0_BADVADDR $8
49*4882a593Smuzhiyun #define CP0_BADINSTR $8, 1
50*4882a593Smuzhiyun #define CP0_COUNT $9
51*4882a593Smuzhiyun #define CP0_ENTRYHI $10
52*4882a593Smuzhiyun #define CP0_COMPARE $11
53*4882a593Smuzhiyun #define CP0_STATUS $12
54*4882a593Smuzhiyun #define CP0_CAUSE $13
55*4882a593Smuzhiyun #define CP0_EPC $14
56*4882a593Smuzhiyun #define CP0_PRID $15
57*4882a593Smuzhiyun #define CP0_EBASE $15, 1
58*4882a593Smuzhiyun #define CP0_CMGCRBASE $15, 3
59*4882a593Smuzhiyun #define CP0_CONFIG $16
60*4882a593Smuzhiyun #define CP0_CONFIG3 $16, 3
61*4882a593Smuzhiyun #define CP0_CONFIG5 $16, 5
62*4882a593Smuzhiyun #define CP0_LLADDR $17
63*4882a593Smuzhiyun #define CP0_WATCHLO $18
64*4882a593Smuzhiyun #define CP0_WATCHHI $19
65*4882a593Smuzhiyun #define CP0_XCONTEXT $20
66*4882a593Smuzhiyun #define CP0_FRAMEMASK $21
67*4882a593Smuzhiyun #define CP0_DIAGNOSTIC $22
68*4882a593Smuzhiyun #define CP0_DEBUG $23
69*4882a593Smuzhiyun #define CP0_DEPC $24
70*4882a593Smuzhiyun #define CP0_PERFORMANCE $25
71*4882a593Smuzhiyun #define CP0_ECC $26
72*4882a593Smuzhiyun #define CP0_CACHEERR $27
73*4882a593Smuzhiyun #define CP0_TAGLO $28
74*4882a593Smuzhiyun #define CP0_TAGHI $29
75*4882a593Smuzhiyun #define CP0_ERROREPC $30
76*4882a593Smuzhiyun #define CP0_DESAVE $31
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun  * R4640/R4650 cp0 register names.  These registers are listed
80*4882a593Smuzhiyun  * here only for completeness; without MMU these CPUs are not useable
81*4882a593Smuzhiyun  * by Linux.  A future ELKS port might take make Linux run on them
82*4882a593Smuzhiyun  * though ...
83*4882a593Smuzhiyun  */
84*4882a593Smuzhiyun #define CP0_IBASE $0
85*4882a593Smuzhiyun #define CP0_IBOUND $1
86*4882a593Smuzhiyun #define CP0_DBASE $2
87*4882a593Smuzhiyun #define CP0_DBOUND $3
88*4882a593Smuzhiyun #define CP0_CALG $17
89*4882a593Smuzhiyun #define CP0_IWATCH $18
90*4882a593Smuzhiyun #define CP0_DWATCH $19
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun  * Coprocessor 0 Set 1 register names
94*4882a593Smuzhiyun  */
95*4882a593Smuzhiyun #define CP0_S1_DERRADDR0  $26
96*4882a593Smuzhiyun #define CP0_S1_DERRADDR1  $27
97*4882a593Smuzhiyun #define CP0_S1_INTCONTROL $20
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun  * Coprocessor 0 Set 2 register names
101*4882a593Smuzhiyun  */
102*4882a593Smuzhiyun #define CP0_S2_SRSCTL	  $12	/* MIPSR2 */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun  * Coprocessor 0 Set 3 register names
106*4882a593Smuzhiyun  */
107*4882a593Smuzhiyun #define CP0_S3_SRSMAP	  $12	/* MIPSR2 */
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun  *  TX39 Series
111*4882a593Smuzhiyun  */
112*4882a593Smuzhiyun #define CP0_TX39_CACHE	$7
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* Generic EntryLo bit definitions */
116*4882a593Smuzhiyun #define ENTRYLO_G		(_ULCAST_(1) << 0)
117*4882a593Smuzhiyun #define ENTRYLO_V		(_ULCAST_(1) << 1)
118*4882a593Smuzhiyun #define ENTRYLO_D		(_ULCAST_(1) << 2)
119*4882a593Smuzhiyun #define ENTRYLO_C_SHIFT		3
120*4882a593Smuzhiyun #define ENTRYLO_C		(_ULCAST_(7) << ENTRYLO_C_SHIFT)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* R3000 EntryLo bit definitions */
123*4882a593Smuzhiyun #define R3K_ENTRYLO_G		(_ULCAST_(1) << 8)
124*4882a593Smuzhiyun #define R3K_ENTRYLO_V		(_ULCAST_(1) << 9)
125*4882a593Smuzhiyun #define R3K_ENTRYLO_D		(_ULCAST_(1) << 10)
126*4882a593Smuzhiyun #define R3K_ENTRYLO_N		(_ULCAST_(1) << 11)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* MIPS32/64 EntryLo bit definitions */
129*4882a593Smuzhiyun #define MIPS_ENTRYLO_PFN_SHIFT	6
130*4882a593Smuzhiyun #define MIPS_ENTRYLO_XI		(_ULCAST_(1) << (BITS_PER_LONG - 2))
131*4882a593Smuzhiyun #define MIPS_ENTRYLO_RI		(_ULCAST_(1) << (BITS_PER_LONG - 1))
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun  * Values for PageMask register
135*4882a593Smuzhiyun  */
136*4882a593Smuzhiyun #ifdef CONFIG_CPU_VR41XX
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* Why doesn't stupidity hurt ... */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define PM_1K		0x00000000
141*4882a593Smuzhiyun #define PM_4K		0x00001800
142*4882a593Smuzhiyun #define PM_16K		0x00007800
143*4882a593Smuzhiyun #define PM_64K		0x0001f800
144*4882a593Smuzhiyun #define PM_256K		0x0007f800
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #else
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define PM_4K		0x00000000
149*4882a593Smuzhiyun #define PM_8K		0x00002000
150*4882a593Smuzhiyun #define PM_16K		0x00006000
151*4882a593Smuzhiyun #define PM_32K		0x0000e000
152*4882a593Smuzhiyun #define PM_64K		0x0001e000
153*4882a593Smuzhiyun #define PM_128K		0x0003e000
154*4882a593Smuzhiyun #define PM_256K		0x0007e000
155*4882a593Smuzhiyun #define PM_512K		0x000fe000
156*4882a593Smuzhiyun #define PM_1M		0x001fe000
157*4882a593Smuzhiyun #define PM_2M		0x003fe000
158*4882a593Smuzhiyun #define PM_4M		0x007fe000
159*4882a593Smuzhiyun #define PM_8M		0x00ffe000
160*4882a593Smuzhiyun #define PM_16M		0x01ffe000
161*4882a593Smuzhiyun #define PM_32M		0x03ffe000
162*4882a593Smuzhiyun #define PM_64M		0x07ffe000
163*4882a593Smuzhiyun #define PM_256M		0x1fffe000
164*4882a593Smuzhiyun #define PM_1G		0x7fffe000
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #endif
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun  * Values used for computation of new tlb entries
170*4882a593Smuzhiyun  */
171*4882a593Smuzhiyun #define PL_4K		12
172*4882a593Smuzhiyun #define PL_16K		14
173*4882a593Smuzhiyun #define PL_64K		16
174*4882a593Smuzhiyun #define PL_256K		18
175*4882a593Smuzhiyun #define PL_1M		20
176*4882a593Smuzhiyun #define PL_4M		22
177*4882a593Smuzhiyun #define PL_16M		24
178*4882a593Smuzhiyun #define PL_64M		26
179*4882a593Smuzhiyun #define PL_256M		28
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun  * PageGrain bits
183*4882a593Smuzhiyun  */
184*4882a593Smuzhiyun #define PG_RIE		(_ULCAST_(1) <<	 31)
185*4882a593Smuzhiyun #define PG_XIE		(_ULCAST_(1) <<	 30)
186*4882a593Smuzhiyun #define PG_ELPA		(_ULCAST_(1) <<	 29)
187*4882a593Smuzhiyun #define PG_ESP		(_ULCAST_(1) <<	 28)
188*4882a593Smuzhiyun #define PG_IEC		(_ULCAST_(1) <<  27)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* MIPS32/64 EntryHI bit definitions */
191*4882a593Smuzhiyun #define MIPS_ENTRYHI_EHINV	(_ULCAST_(1) << 10)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun  * R4x00 interrupt enable / cause bits
195*4882a593Smuzhiyun  */
196*4882a593Smuzhiyun #define IE_SW0		(_ULCAST_(1) <<	 8)
197*4882a593Smuzhiyun #define IE_SW1		(_ULCAST_(1) <<	 9)
198*4882a593Smuzhiyun #define IE_IRQ0		(_ULCAST_(1) << 10)
199*4882a593Smuzhiyun #define IE_IRQ1		(_ULCAST_(1) << 11)
200*4882a593Smuzhiyun #define IE_IRQ2		(_ULCAST_(1) << 12)
201*4882a593Smuzhiyun #define IE_IRQ3		(_ULCAST_(1) << 13)
202*4882a593Smuzhiyun #define IE_IRQ4		(_ULCAST_(1) << 14)
203*4882a593Smuzhiyun #define IE_IRQ5		(_ULCAST_(1) << 15)
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /*
206*4882a593Smuzhiyun  * R4x00 interrupt cause bits
207*4882a593Smuzhiyun  */
208*4882a593Smuzhiyun #define C_SW0		(_ULCAST_(1) <<	 8)
209*4882a593Smuzhiyun #define C_SW1		(_ULCAST_(1) <<	 9)
210*4882a593Smuzhiyun #define C_IRQ0		(_ULCAST_(1) << 10)
211*4882a593Smuzhiyun #define C_IRQ1		(_ULCAST_(1) << 11)
212*4882a593Smuzhiyun #define C_IRQ2		(_ULCAST_(1) << 12)
213*4882a593Smuzhiyun #define C_IRQ3		(_ULCAST_(1) << 13)
214*4882a593Smuzhiyun #define C_IRQ4		(_ULCAST_(1) << 14)
215*4882a593Smuzhiyun #define C_IRQ5		(_ULCAST_(1) << 15)
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /*
218*4882a593Smuzhiyun  * Bitfields in the R4xx0 cp0 status register
219*4882a593Smuzhiyun  */
220*4882a593Smuzhiyun #define ST0_IE			0x00000001
221*4882a593Smuzhiyun #define ST0_EXL			0x00000002
222*4882a593Smuzhiyun #define ST0_ERL			0x00000004
223*4882a593Smuzhiyun #define ST0_KSU			0x00000018
224*4882a593Smuzhiyun #  define KSU_USER		0x00000010
225*4882a593Smuzhiyun #  define KSU_SUPERVISOR	0x00000008
226*4882a593Smuzhiyun #  define KSU_KERNEL		0x00000000
227*4882a593Smuzhiyun #define ST0_UX			0x00000020
228*4882a593Smuzhiyun #define ST0_SX			0x00000040
229*4882a593Smuzhiyun #define ST0_KX			0x00000080
230*4882a593Smuzhiyun #define ST0_DE			0x00010000
231*4882a593Smuzhiyun #define ST0_CE			0x00020000
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun  * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
235*4882a593Smuzhiyun  * cacheops in userspace.  This bit exists only on RM7000 and RM9000
236*4882a593Smuzhiyun  * processors.
237*4882a593Smuzhiyun  */
238*4882a593Smuzhiyun #define ST0_CO			0x08000000
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun  * Bitfields in the R[23]000 cp0 status register.
242*4882a593Smuzhiyun  */
243*4882a593Smuzhiyun #define ST0_IEC			0x00000001
244*4882a593Smuzhiyun #define ST0_KUC			0x00000002
245*4882a593Smuzhiyun #define ST0_IEP			0x00000004
246*4882a593Smuzhiyun #define ST0_KUP			0x00000008
247*4882a593Smuzhiyun #define ST0_IEO			0x00000010
248*4882a593Smuzhiyun #define ST0_KUO			0x00000020
249*4882a593Smuzhiyun /* bits 6 & 7 are reserved on R[23]000 */
250*4882a593Smuzhiyun #define ST0_ISC			0x00010000
251*4882a593Smuzhiyun #define ST0_SWC			0x00020000
252*4882a593Smuzhiyun #define ST0_CM			0x00080000
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun  * Bits specific to the R4640/R4650
256*4882a593Smuzhiyun  */
257*4882a593Smuzhiyun #define ST0_UM			(_ULCAST_(1) <<	 4)
258*4882a593Smuzhiyun #define ST0_IL			(_ULCAST_(1) << 23)
259*4882a593Smuzhiyun #define ST0_DL			(_ULCAST_(1) << 24)
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun  * Enable the MIPS MDMX and DSP ASEs
263*4882a593Smuzhiyun  */
264*4882a593Smuzhiyun #define ST0_MX			0x01000000
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun  * Status register bits available in all MIPS CPUs.
268*4882a593Smuzhiyun  */
269*4882a593Smuzhiyun #define ST0_IM			0x0000ff00
270*4882a593Smuzhiyun #define	 STATUSB_IP0		8
271*4882a593Smuzhiyun #define	 STATUSF_IP0		(_ULCAST_(1) <<	 8)
272*4882a593Smuzhiyun #define	 STATUSB_IP1		9
273*4882a593Smuzhiyun #define	 STATUSF_IP1		(_ULCAST_(1) <<	 9)
274*4882a593Smuzhiyun #define	 STATUSB_IP2		10
275*4882a593Smuzhiyun #define	 STATUSF_IP2		(_ULCAST_(1) << 10)
276*4882a593Smuzhiyun #define	 STATUSB_IP3		11
277*4882a593Smuzhiyun #define	 STATUSF_IP3		(_ULCAST_(1) << 11)
278*4882a593Smuzhiyun #define	 STATUSB_IP4		12
279*4882a593Smuzhiyun #define	 STATUSF_IP4		(_ULCAST_(1) << 12)
280*4882a593Smuzhiyun #define	 STATUSB_IP5		13
281*4882a593Smuzhiyun #define	 STATUSF_IP5		(_ULCAST_(1) << 13)
282*4882a593Smuzhiyun #define	 STATUSB_IP6		14
283*4882a593Smuzhiyun #define	 STATUSF_IP6		(_ULCAST_(1) << 14)
284*4882a593Smuzhiyun #define	 STATUSB_IP7		15
285*4882a593Smuzhiyun #define	 STATUSF_IP7		(_ULCAST_(1) << 15)
286*4882a593Smuzhiyun #define	 STATUSB_IP8		0
287*4882a593Smuzhiyun #define	 STATUSF_IP8		(_ULCAST_(1) <<	 0)
288*4882a593Smuzhiyun #define	 STATUSB_IP9		1
289*4882a593Smuzhiyun #define	 STATUSF_IP9		(_ULCAST_(1) <<	 1)
290*4882a593Smuzhiyun #define	 STATUSB_IP10		2
291*4882a593Smuzhiyun #define	 STATUSF_IP10		(_ULCAST_(1) <<	 2)
292*4882a593Smuzhiyun #define	 STATUSB_IP11		3
293*4882a593Smuzhiyun #define	 STATUSF_IP11		(_ULCAST_(1) <<	 3)
294*4882a593Smuzhiyun #define	 STATUSB_IP12		4
295*4882a593Smuzhiyun #define	 STATUSF_IP12		(_ULCAST_(1) <<	 4)
296*4882a593Smuzhiyun #define	 STATUSB_IP13		5
297*4882a593Smuzhiyun #define	 STATUSF_IP13		(_ULCAST_(1) <<	 5)
298*4882a593Smuzhiyun #define	 STATUSB_IP14		6
299*4882a593Smuzhiyun #define	 STATUSF_IP14		(_ULCAST_(1) <<	 6)
300*4882a593Smuzhiyun #define	 STATUSB_IP15		7
301*4882a593Smuzhiyun #define	 STATUSF_IP15		(_ULCAST_(1) <<	 7)
302*4882a593Smuzhiyun #define ST0_IMPL		(_ULCAST_(3) <<	 16)
303*4882a593Smuzhiyun #define ST0_CH			0x00040000
304*4882a593Smuzhiyun #define ST0_NMI			0x00080000
305*4882a593Smuzhiyun #define ST0_SR			0x00100000
306*4882a593Smuzhiyun #define ST0_TS			0x00200000
307*4882a593Smuzhiyun #define ST0_BEV			0x00400000
308*4882a593Smuzhiyun #define ST0_RE			0x02000000
309*4882a593Smuzhiyun #define ST0_FR			0x04000000
310*4882a593Smuzhiyun #define ST0_CU			0xf0000000
311*4882a593Smuzhiyun #define ST0_CU0			0x10000000
312*4882a593Smuzhiyun #define ST0_CU1			0x20000000
313*4882a593Smuzhiyun #define ST0_CU2			0x40000000
314*4882a593Smuzhiyun #define ST0_CU3			0x80000000
315*4882a593Smuzhiyun #define ST0_XX			0x80000000	/* MIPS IV naming */
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /*
318*4882a593Smuzhiyun  * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
319*4882a593Smuzhiyun  */
320*4882a593Smuzhiyun #define INTCTLB_IPFDC		23
321*4882a593Smuzhiyun #define INTCTLF_IPFDC		(_ULCAST_(7) << INTCTLB_IPFDC)
322*4882a593Smuzhiyun #define INTCTLB_IPPCI		26
323*4882a593Smuzhiyun #define INTCTLF_IPPCI		(_ULCAST_(7) << INTCTLB_IPPCI)
324*4882a593Smuzhiyun #define INTCTLB_IPTI		29
325*4882a593Smuzhiyun #define INTCTLF_IPTI		(_ULCAST_(7) << INTCTLB_IPTI)
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun  * Bitfields and bit numbers in the coprocessor 0 cause register.
329*4882a593Smuzhiyun  *
330*4882a593Smuzhiyun  * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
331*4882a593Smuzhiyun  */
332*4882a593Smuzhiyun #define CAUSEB_EXCCODE		2
333*4882a593Smuzhiyun #define CAUSEF_EXCCODE		(_ULCAST_(31)  <<  2)
334*4882a593Smuzhiyun #define CAUSEB_IP		8
335*4882a593Smuzhiyun #define CAUSEF_IP		(_ULCAST_(255) <<  8)
336*4882a593Smuzhiyun #define	 CAUSEB_IP0		8
337*4882a593Smuzhiyun #define	 CAUSEF_IP0		(_ULCAST_(1)   <<  8)
338*4882a593Smuzhiyun #define	 CAUSEB_IP1		9
339*4882a593Smuzhiyun #define	 CAUSEF_IP1		(_ULCAST_(1)   <<  9)
340*4882a593Smuzhiyun #define	 CAUSEB_IP2		10
341*4882a593Smuzhiyun #define	 CAUSEF_IP2		(_ULCAST_(1)   << 10)
342*4882a593Smuzhiyun #define	 CAUSEB_IP3		11
343*4882a593Smuzhiyun #define	 CAUSEF_IP3		(_ULCAST_(1)   << 11)
344*4882a593Smuzhiyun #define	 CAUSEB_IP4		12
345*4882a593Smuzhiyun #define	 CAUSEF_IP4		(_ULCAST_(1)   << 12)
346*4882a593Smuzhiyun #define	 CAUSEB_IP5		13
347*4882a593Smuzhiyun #define	 CAUSEF_IP5		(_ULCAST_(1)   << 13)
348*4882a593Smuzhiyun #define	 CAUSEB_IP6		14
349*4882a593Smuzhiyun #define	 CAUSEF_IP6		(_ULCAST_(1)   << 14)
350*4882a593Smuzhiyun #define	 CAUSEB_IP7		15
351*4882a593Smuzhiyun #define	 CAUSEF_IP7		(_ULCAST_(1)   << 15)
352*4882a593Smuzhiyun #define CAUSEB_FDCI		21
353*4882a593Smuzhiyun #define CAUSEF_FDCI		(_ULCAST_(1)   << 21)
354*4882a593Smuzhiyun #define CAUSEB_IV		23
355*4882a593Smuzhiyun #define CAUSEF_IV		(_ULCAST_(1)   << 23)
356*4882a593Smuzhiyun #define CAUSEB_PCI		26
357*4882a593Smuzhiyun #define CAUSEF_PCI		(_ULCAST_(1)   << 26)
358*4882a593Smuzhiyun #define CAUSEB_CE		28
359*4882a593Smuzhiyun #define CAUSEF_CE		(_ULCAST_(3)   << 28)
360*4882a593Smuzhiyun #define CAUSEB_TI		30
361*4882a593Smuzhiyun #define CAUSEF_TI		(_ULCAST_(1)   << 30)
362*4882a593Smuzhiyun #define CAUSEB_BD		31
363*4882a593Smuzhiyun #define CAUSEF_BD		(_ULCAST_(1)   << 31)
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun /*
366*4882a593Smuzhiyun  * Bits in the coprocessor 0 EBase register.
367*4882a593Smuzhiyun  */
368*4882a593Smuzhiyun #define EBASE_CPUNUM		0x3ff
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun /*
371*4882a593Smuzhiyun  * Bits in the coprocessor 0 config register.
372*4882a593Smuzhiyun  */
373*4882a593Smuzhiyun /* Generic bits.  */
374*4882a593Smuzhiyun #define CONF_CM_CACHABLE_NO_WA		0
375*4882a593Smuzhiyun #define CONF_CM_CACHABLE_WA		1
376*4882a593Smuzhiyun #define CONF_CM_UNCACHED		2
377*4882a593Smuzhiyun #define CONF_CM_CACHABLE_NONCOHERENT	3
378*4882a593Smuzhiyun #define CONF_CM_CACHABLE_CE		4
379*4882a593Smuzhiyun #define CONF_CM_CACHABLE_COW		5
380*4882a593Smuzhiyun #define CONF_CM_CACHABLE_CUW		6
381*4882a593Smuzhiyun #define CONF_CM_CACHABLE_ACCELERATED	7
382*4882a593Smuzhiyun #define CONF_CM_CMASK			7
383*4882a593Smuzhiyun #define CONF_BE			(_ULCAST_(1) << 15)
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun /* Bits common to various processors.  */
386*4882a593Smuzhiyun #define CONF_CU			(_ULCAST_(1) <<	 3)
387*4882a593Smuzhiyun #define CONF_DB			(_ULCAST_(1) <<	 4)
388*4882a593Smuzhiyun #define CONF_IB			(_ULCAST_(1) <<	 5)
389*4882a593Smuzhiyun #define CONF_DC			(_ULCAST_(7) <<	 6)
390*4882a593Smuzhiyun #define CONF_IC			(_ULCAST_(7) <<	 9)
391*4882a593Smuzhiyun #define CONF_EB			(_ULCAST_(1) << 13)
392*4882a593Smuzhiyun #define CONF_EM			(_ULCAST_(1) << 14)
393*4882a593Smuzhiyun #define CONF_SM			(_ULCAST_(1) << 16)
394*4882a593Smuzhiyun #define CONF_SC			(_ULCAST_(1) << 17)
395*4882a593Smuzhiyun #define CONF_EW			(_ULCAST_(3) << 18)
396*4882a593Smuzhiyun #define CONF_EP			(_ULCAST_(15) << 24)
397*4882a593Smuzhiyun #define CONF_EC			(_ULCAST_(7) << 28)
398*4882a593Smuzhiyun #define CONF_CM			(_ULCAST_(1) << 31)
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /* Bits specific to the R4xx0.	*/
401*4882a593Smuzhiyun #define R4K_CONF_SW		(_ULCAST_(1) << 20)
402*4882a593Smuzhiyun #define R4K_CONF_SS		(_ULCAST_(1) << 21)
403*4882a593Smuzhiyun #define R4K_CONF_SB		(_ULCAST_(3) << 22)
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun /* Bits specific to the R5000.	*/
406*4882a593Smuzhiyun #define R5K_CONF_SE		(_ULCAST_(1) << 12)
407*4882a593Smuzhiyun #define R5K_CONF_SS		(_ULCAST_(3) << 20)
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun /* Bits specific to the RM7000.	 */
410*4882a593Smuzhiyun #define RM7K_CONF_SE		(_ULCAST_(1) <<	 3)
411*4882a593Smuzhiyun #define RM7K_CONF_TE		(_ULCAST_(1) << 12)
412*4882a593Smuzhiyun #define RM7K_CONF_CLK		(_ULCAST_(1) << 16)
413*4882a593Smuzhiyun #define RM7K_CONF_TC		(_ULCAST_(1) << 17)
414*4882a593Smuzhiyun #define RM7K_CONF_SI		(_ULCAST_(3) << 20)
415*4882a593Smuzhiyun #define RM7K_CONF_SC		(_ULCAST_(1) << 31)
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /* Bits specific to the R10000.	 */
418*4882a593Smuzhiyun #define R10K_CONF_DN		(_ULCAST_(3) <<	 3)
419*4882a593Smuzhiyun #define R10K_CONF_CT		(_ULCAST_(1) <<	 5)
420*4882a593Smuzhiyun #define R10K_CONF_PE		(_ULCAST_(1) <<	 6)
421*4882a593Smuzhiyun #define R10K_CONF_PM		(_ULCAST_(3) <<	 7)
422*4882a593Smuzhiyun #define R10K_CONF_EC		(_ULCAST_(15) << 9)
423*4882a593Smuzhiyun #define R10K_CONF_SB		(_ULCAST_(1) << 13)
424*4882a593Smuzhiyun #define R10K_CONF_SK		(_ULCAST_(1) << 14)
425*4882a593Smuzhiyun #define R10K_CONF_SS		(_ULCAST_(7) << 16)
426*4882a593Smuzhiyun #define R10K_CONF_SC		(_ULCAST_(7) << 19)
427*4882a593Smuzhiyun #define R10K_CONF_DC		(_ULCAST_(7) << 26)
428*4882a593Smuzhiyun #define R10K_CONF_IC		(_ULCAST_(7) << 29)
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun /* Bits specific to the VR41xx.	 */
431*4882a593Smuzhiyun #define VR41_CONF_CS		(_ULCAST_(1) << 12)
432*4882a593Smuzhiyun #define VR41_CONF_P4K		(_ULCAST_(1) << 13)
433*4882a593Smuzhiyun #define VR41_CONF_BP		(_ULCAST_(1) << 16)
434*4882a593Smuzhiyun #define VR41_CONF_M16		(_ULCAST_(1) << 20)
435*4882a593Smuzhiyun #define VR41_CONF_AD		(_ULCAST_(1) << 23)
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun /* Bits specific to the R30xx.	*/
438*4882a593Smuzhiyun #define R30XX_CONF_FDM		(_ULCAST_(1) << 19)
439*4882a593Smuzhiyun #define R30XX_CONF_REV		(_ULCAST_(1) << 22)
440*4882a593Smuzhiyun #define R30XX_CONF_AC		(_ULCAST_(1) << 23)
441*4882a593Smuzhiyun #define R30XX_CONF_RF		(_ULCAST_(1) << 24)
442*4882a593Smuzhiyun #define R30XX_CONF_HALT		(_ULCAST_(1) << 25)
443*4882a593Smuzhiyun #define R30XX_CONF_FPINT	(_ULCAST_(7) << 26)
444*4882a593Smuzhiyun #define R30XX_CONF_DBR		(_ULCAST_(1) << 29)
445*4882a593Smuzhiyun #define R30XX_CONF_SB		(_ULCAST_(1) << 30)
446*4882a593Smuzhiyun #define R30XX_CONF_LOCK		(_ULCAST_(1) << 31)
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun /* Bits specific to the TX49.  */
449*4882a593Smuzhiyun #define TX49_CONF_DC		(_ULCAST_(1) << 16)
450*4882a593Smuzhiyun #define TX49_CONF_IC		(_ULCAST_(1) << 17)  /* conflict with CONF_SC */
451*4882a593Smuzhiyun #define TX49_CONF_HALT		(_ULCAST_(1) << 18)
452*4882a593Smuzhiyun #define TX49_CONF_CWFON		(_ULCAST_(1) << 27)
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun /* Bits specific to the MIPS32/64 PRA.	*/
455*4882a593Smuzhiyun #define MIPS_CONF_MT		(_ULCAST_(7) <<	 7)
456*4882a593Smuzhiyun #define MIPS_CONF_MT_TLB	(_ULCAST_(1) <<  7)
457*4882a593Smuzhiyun #define MIPS_CONF_MT_FTLB	(_ULCAST_(4) <<  7)
458*4882a593Smuzhiyun #define MIPS_CONF_AR		(_ULCAST_(7) << 10)
459*4882a593Smuzhiyun #define MIPS_CONF_AT		(_ULCAST_(3) << 13)
460*4882a593Smuzhiyun #define MIPS_CONF_IMPL		(_ULCAST_(0x1ff) << 16)
461*4882a593Smuzhiyun #define MIPS_CONF_M		(_ULCAST_(1) << 31)
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun /*
464*4882a593Smuzhiyun  * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
465*4882a593Smuzhiyun  */
466*4882a593Smuzhiyun #define MIPS_CONF1_FP		(_ULCAST_(1) <<	 0)
467*4882a593Smuzhiyun #define MIPS_CONF1_EP		(_ULCAST_(1) <<	 1)
468*4882a593Smuzhiyun #define MIPS_CONF1_CA		(_ULCAST_(1) <<	 2)
469*4882a593Smuzhiyun #define MIPS_CONF1_WR		(_ULCAST_(1) <<	 3)
470*4882a593Smuzhiyun #define MIPS_CONF1_PC		(_ULCAST_(1) <<	 4)
471*4882a593Smuzhiyun #define MIPS_CONF1_MD		(_ULCAST_(1) <<	 5)
472*4882a593Smuzhiyun #define MIPS_CONF1_C2		(_ULCAST_(1) <<	 6)
473*4882a593Smuzhiyun #define MIPS_CONF1_DA_SHF	7
474*4882a593Smuzhiyun #define MIPS_CONF1_DA_SZ	3
475*4882a593Smuzhiyun #define MIPS_CONF1_DA		(_ULCAST_(7) <<	 7)
476*4882a593Smuzhiyun #define MIPS_CONF1_DL_SHF	10
477*4882a593Smuzhiyun #define MIPS_CONF1_DL_SZ	3
478*4882a593Smuzhiyun #define MIPS_CONF1_DL		(_ULCAST_(7) << 10)
479*4882a593Smuzhiyun #define MIPS_CONF1_DS_SHF	13
480*4882a593Smuzhiyun #define MIPS_CONF1_DS_SZ	3
481*4882a593Smuzhiyun #define MIPS_CONF1_DS		(_ULCAST_(7) << 13)
482*4882a593Smuzhiyun #define MIPS_CONF1_IA_SHF	16
483*4882a593Smuzhiyun #define MIPS_CONF1_IA_SZ	3
484*4882a593Smuzhiyun #define MIPS_CONF1_IA		(_ULCAST_(7) << 16)
485*4882a593Smuzhiyun #define MIPS_CONF1_IL_SHF	19
486*4882a593Smuzhiyun #define MIPS_CONF1_IL_SZ	3
487*4882a593Smuzhiyun #define MIPS_CONF1_IL		(_ULCAST_(7) << 19)
488*4882a593Smuzhiyun #define MIPS_CONF1_IS_SHF	22
489*4882a593Smuzhiyun #define MIPS_CONF1_IS_SZ	3
490*4882a593Smuzhiyun #define MIPS_CONF1_IS		(_ULCAST_(7) << 22)
491*4882a593Smuzhiyun #define MIPS_CONF1_TLBS_SHIFT   (25)
492*4882a593Smuzhiyun #define MIPS_CONF1_TLBS_SIZE    (6)
493*4882a593Smuzhiyun #define MIPS_CONF1_TLBS         (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun #define MIPS_CONF2_SA_SHF	0
496*4882a593Smuzhiyun #define MIPS_CONF2_SA		(_ULCAST_(15) << 0)
497*4882a593Smuzhiyun #define MIPS_CONF2_SL_SHF	4
498*4882a593Smuzhiyun #define MIPS_CONF2_SL		(_ULCAST_(15) << 4)
499*4882a593Smuzhiyun #define MIPS_CONF2_SS_SHF	8
500*4882a593Smuzhiyun #define MIPS_CONF2_SS		(_ULCAST_(15) << 8)
501*4882a593Smuzhiyun #define MIPS_CONF2_L2B		(_ULCAST_(1) << 12)
502*4882a593Smuzhiyun #define MIPS_CONF2_SU		(_ULCAST_(15) << 12)
503*4882a593Smuzhiyun #define MIPS_CONF2_TA		(_ULCAST_(15) << 16)
504*4882a593Smuzhiyun #define MIPS_CONF2_TL		(_ULCAST_(15) << 20)
505*4882a593Smuzhiyun #define MIPS_CONF2_TS		(_ULCAST_(15) << 24)
506*4882a593Smuzhiyun #define MIPS_CONF2_TU		(_ULCAST_(7) << 28)
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun #define MIPS_CONF3_TL		(_ULCAST_(1) <<	 0)
509*4882a593Smuzhiyun #define MIPS_CONF3_SM		(_ULCAST_(1) <<	 1)
510*4882a593Smuzhiyun #define MIPS_CONF3_MT		(_ULCAST_(1) <<	 2)
511*4882a593Smuzhiyun #define MIPS_CONF3_CDMM		(_ULCAST_(1) <<	 3)
512*4882a593Smuzhiyun #define MIPS_CONF3_SP		(_ULCAST_(1) <<	 4)
513*4882a593Smuzhiyun #define MIPS_CONF3_VINT		(_ULCAST_(1) <<	 5)
514*4882a593Smuzhiyun #define MIPS_CONF3_VEIC		(_ULCAST_(1) <<	 6)
515*4882a593Smuzhiyun #define MIPS_CONF3_LPA		(_ULCAST_(1) <<	 7)
516*4882a593Smuzhiyun #define MIPS_CONF3_ITL		(_ULCAST_(1) <<	 8)
517*4882a593Smuzhiyun #define MIPS_CONF3_CTXTC	(_ULCAST_(1) <<	 9)
518*4882a593Smuzhiyun #define MIPS_CONF3_DSP		(_ULCAST_(1) << 10)
519*4882a593Smuzhiyun #define MIPS_CONF3_DSP2P	(_ULCAST_(1) << 11)
520*4882a593Smuzhiyun #define MIPS_CONF3_RXI		(_ULCAST_(1) << 12)
521*4882a593Smuzhiyun #define MIPS_CONF3_ULRI		(_ULCAST_(1) << 13)
522*4882a593Smuzhiyun #define MIPS_CONF3_ISA		(_ULCAST_(3) << 14)
523*4882a593Smuzhiyun #define MIPS_CONF3_ISA_OE	(_ULCAST_(1) << 16)
524*4882a593Smuzhiyun #define MIPS_CONF3_MCU		(_ULCAST_(1) << 17)
525*4882a593Smuzhiyun #define MIPS_CONF3_MMAR		(_ULCAST_(7) << 18)
526*4882a593Smuzhiyun #define MIPS_CONF3_IPLW		(_ULCAST_(3) << 21)
527*4882a593Smuzhiyun #define MIPS_CONF3_VZ		(_ULCAST_(1) << 23)
528*4882a593Smuzhiyun #define MIPS_CONF3_PW		(_ULCAST_(1) << 24)
529*4882a593Smuzhiyun #define MIPS_CONF3_SC		(_ULCAST_(1) << 25)
530*4882a593Smuzhiyun #define MIPS_CONF3_BI		(_ULCAST_(1) << 26)
531*4882a593Smuzhiyun #define MIPS_CONF3_BP		(_ULCAST_(1) << 27)
532*4882a593Smuzhiyun #define MIPS_CONF3_MSA		(_ULCAST_(1) << 28)
533*4882a593Smuzhiyun #define MIPS_CONF3_CMGCR	(_ULCAST_(1) << 29)
534*4882a593Smuzhiyun #define MIPS_CONF3_BPG		(_ULCAST_(1) << 30)
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun #define MIPS_CONF4_MMUSIZEEXT_SHIFT	(0)
537*4882a593Smuzhiyun #define MIPS_CONF4_MMUSIZEEXT	(_ULCAST_(255) << 0)
538*4882a593Smuzhiyun #define MIPS_CONF4_FTLBSETS_SHIFT	(0)
539*4882a593Smuzhiyun #define MIPS_CONF4_FTLBSETS	(_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
540*4882a593Smuzhiyun #define MIPS_CONF4_FTLBWAYS_SHIFT	(4)
541*4882a593Smuzhiyun #define MIPS_CONF4_FTLBWAYS	(_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
542*4882a593Smuzhiyun #define MIPS_CONF4_FTLBPAGESIZE_SHIFT	(8)
543*4882a593Smuzhiyun /* bits 10:8 in FTLB-only configurations */
544*4882a593Smuzhiyun #define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
545*4882a593Smuzhiyun /* bits 12:8 in VTLB-FTLB only configurations */
546*4882a593Smuzhiyun #define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
547*4882a593Smuzhiyun #define MIPS_CONF4_MMUEXTDEF	(_ULCAST_(3) << 14)
548*4882a593Smuzhiyun #define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
549*4882a593Smuzhiyun #define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT	(_ULCAST_(2) << 14)
550*4882a593Smuzhiyun #define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT	(_ULCAST_(3) << 14)
551*4882a593Smuzhiyun #define MIPS_CONF4_KSCREXIST	(_ULCAST_(255) << 16)
552*4882a593Smuzhiyun #define MIPS_CONF4_VTLBSIZEEXT_SHIFT	(24)
553*4882a593Smuzhiyun #define MIPS_CONF4_VTLBSIZEEXT	(_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
554*4882a593Smuzhiyun #define MIPS_CONF4_AE		(_ULCAST_(1) << 28)
555*4882a593Smuzhiyun #define MIPS_CONF4_IE		(_ULCAST_(3) << 29)
556*4882a593Smuzhiyun #define MIPS_CONF4_TLBINV	(_ULCAST_(2) << 29)
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun #define MIPS_CONF5_NF		(_ULCAST_(1) << 0)
559*4882a593Smuzhiyun #define MIPS_CONF5_UFR		(_ULCAST_(1) << 2)
560*4882a593Smuzhiyun #define MIPS_CONF5_MRP		(_ULCAST_(1) << 3)
561*4882a593Smuzhiyun #define MIPS_CONF5_LLB		(_ULCAST_(1) << 4)
562*4882a593Smuzhiyun #define MIPS_CONF5_MVH		(_ULCAST_(1) << 5)
563*4882a593Smuzhiyun #define MIPS_CONF5_VP		(_ULCAST_(1) << 7)
564*4882a593Smuzhiyun #define MIPS_CONF5_FRE		(_ULCAST_(1) << 8)
565*4882a593Smuzhiyun #define MIPS_CONF5_UFE		(_ULCAST_(1) << 9)
566*4882a593Smuzhiyun #define MIPS_CONF5_L2C		(_ULCAST_(1) << 10)
567*4882a593Smuzhiyun #define MIPS_CONF5_MSAEN	(_ULCAST_(1) << 27)
568*4882a593Smuzhiyun #define MIPS_CONF5_EVA		(_ULCAST_(1) << 28)
569*4882a593Smuzhiyun #define MIPS_CONF5_CV		(_ULCAST_(1) << 29)
570*4882a593Smuzhiyun #define MIPS_CONF5_K		(_ULCAST_(1) << 30)
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun #define MIPS_CONF6_SYND		(_ULCAST_(1) << 13)
573*4882a593Smuzhiyun /* proAptiv FTLB on/off bit */
574*4882a593Smuzhiyun #define MIPS_CONF6_FTLBEN	(_ULCAST_(1) << 15)
575*4882a593Smuzhiyun /* FTLB probability bits */
576*4882a593Smuzhiyun #define MIPS_CONF6_FTLBP_SHIFT	(16)
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun #define MIPS_CONF7_WII		(_ULCAST_(1) << 31)
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun #define MIPS_CONF7_RPS		(_ULCAST_(1) << 2)
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun #define MIPS_CONF7_IAR		(_ULCAST_(1) << 10)
583*4882a593Smuzhiyun #define MIPS_CONF7_AR		(_ULCAST_(1) << 16)
584*4882a593Smuzhiyun /* FTLB probability bits for R6 */
585*4882a593Smuzhiyun #define MIPS_CONF7_FTLBP_SHIFT	(18)
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun /* MAAR bit definitions */
588*4882a593Smuzhiyun #define MIPS_MAAR_ADDR		((BIT_ULL(BITS_PER_LONG - 12) - 1) << 12)
589*4882a593Smuzhiyun #define MIPS_MAAR_ADDR_SHIFT	12
590*4882a593Smuzhiyun #define MIPS_MAAR_S		(_ULCAST_(1) << 1)
591*4882a593Smuzhiyun #define MIPS_MAAR_V		(_ULCAST_(1) << 0)
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun /* CMGCRBase bit definitions */
594*4882a593Smuzhiyun #define MIPS_CMGCRB_BASE	11
595*4882a593Smuzhiyun #define MIPS_CMGCRF_BASE	(~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /*
598*4882a593Smuzhiyun  * Bits in the MIPS32 Memory Segmentation registers.
599*4882a593Smuzhiyun  */
600*4882a593Smuzhiyun #define MIPS_SEGCFG_PA_SHIFT	9
601*4882a593Smuzhiyun #define MIPS_SEGCFG_PA		(_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
602*4882a593Smuzhiyun #define MIPS_SEGCFG_AM_SHIFT	4
603*4882a593Smuzhiyun #define MIPS_SEGCFG_AM		(_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
604*4882a593Smuzhiyun #define MIPS_SEGCFG_EU_SHIFT	3
605*4882a593Smuzhiyun #define MIPS_SEGCFG_EU		(_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
606*4882a593Smuzhiyun #define MIPS_SEGCFG_C_SHIFT	0
607*4882a593Smuzhiyun #define MIPS_SEGCFG_C		(_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun #define MIPS_SEGCFG_UUSK	_ULCAST_(7)
610*4882a593Smuzhiyun #define MIPS_SEGCFG_USK		_ULCAST_(5)
611*4882a593Smuzhiyun #define MIPS_SEGCFG_MUSUK	_ULCAST_(4)
612*4882a593Smuzhiyun #define MIPS_SEGCFG_MUSK	_ULCAST_(3)
613*4882a593Smuzhiyun #define MIPS_SEGCFG_MSK		_ULCAST_(2)
614*4882a593Smuzhiyun #define MIPS_SEGCFG_MK		_ULCAST_(1)
615*4882a593Smuzhiyun #define MIPS_SEGCFG_UK		_ULCAST_(0)
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun #define MIPS_PWFIELD_GDI_SHIFT	24
618*4882a593Smuzhiyun #define MIPS_PWFIELD_GDI_MASK	0x3f000000
619*4882a593Smuzhiyun #define MIPS_PWFIELD_UDI_SHIFT	18
620*4882a593Smuzhiyun #define MIPS_PWFIELD_UDI_MASK	0x00fc0000
621*4882a593Smuzhiyun #define MIPS_PWFIELD_MDI_SHIFT	12
622*4882a593Smuzhiyun #define MIPS_PWFIELD_MDI_MASK	0x0003f000
623*4882a593Smuzhiyun #define MIPS_PWFIELD_PTI_SHIFT	6
624*4882a593Smuzhiyun #define MIPS_PWFIELD_PTI_MASK	0x00000fc0
625*4882a593Smuzhiyun #define MIPS_PWFIELD_PTEI_SHIFT	0
626*4882a593Smuzhiyun #define MIPS_PWFIELD_PTEI_MASK	0x0000003f
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun #define MIPS_PWSIZE_GDW_SHIFT	24
629*4882a593Smuzhiyun #define MIPS_PWSIZE_GDW_MASK	0x3f000000
630*4882a593Smuzhiyun #define MIPS_PWSIZE_UDW_SHIFT	18
631*4882a593Smuzhiyun #define MIPS_PWSIZE_UDW_MASK	0x00fc0000
632*4882a593Smuzhiyun #define MIPS_PWSIZE_MDW_SHIFT	12
633*4882a593Smuzhiyun #define MIPS_PWSIZE_MDW_MASK	0x0003f000
634*4882a593Smuzhiyun #define MIPS_PWSIZE_PTW_SHIFT	6
635*4882a593Smuzhiyun #define MIPS_PWSIZE_PTW_MASK	0x00000fc0
636*4882a593Smuzhiyun #define MIPS_PWSIZE_PTEW_SHIFT	0
637*4882a593Smuzhiyun #define MIPS_PWSIZE_PTEW_MASK	0x0000003f
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun #define MIPS_PWCTL_PWEN_SHIFT	31
640*4882a593Smuzhiyun #define MIPS_PWCTL_PWEN_MASK	0x80000000
641*4882a593Smuzhiyun #define MIPS_PWCTL_DPH_SHIFT	7
642*4882a593Smuzhiyun #define MIPS_PWCTL_DPH_MASK	0x00000080
643*4882a593Smuzhiyun #define MIPS_PWCTL_HUGEPG_SHIFT	6
644*4882a593Smuzhiyun #define MIPS_PWCTL_HUGEPG_MASK	0x00000060
645*4882a593Smuzhiyun #define MIPS_PWCTL_PSN_SHIFT	0
646*4882a593Smuzhiyun #define MIPS_PWCTL_PSN_MASK	0x0000003f
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun /* CDMMBase register bit definitions */
649*4882a593Smuzhiyun #define MIPS_CDMMBASE_SIZE_SHIFT 0
650*4882a593Smuzhiyun #define MIPS_CDMMBASE_SIZE	(_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT)
651*4882a593Smuzhiyun #define MIPS_CDMMBASE_CI	(_ULCAST_(1) << 9)
652*4882a593Smuzhiyun #define MIPS_CDMMBASE_EN	(_ULCAST_(1) << 10)
653*4882a593Smuzhiyun #define MIPS_CDMMBASE_ADDR_SHIFT 11
654*4882a593Smuzhiyun #define MIPS_CDMMBASE_ADDR_START 15
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun /*
657*4882a593Smuzhiyun  * Bitfields in the TX39 family CP0 Configuration Register 3
658*4882a593Smuzhiyun  */
659*4882a593Smuzhiyun #define TX39_CONF_ICS_SHIFT	19
660*4882a593Smuzhiyun #define TX39_CONF_ICS_MASK	0x00380000
661*4882a593Smuzhiyun #define TX39_CONF_ICS_1KB	0x00000000
662*4882a593Smuzhiyun #define TX39_CONF_ICS_2KB	0x00080000
663*4882a593Smuzhiyun #define TX39_CONF_ICS_4KB	0x00100000
664*4882a593Smuzhiyun #define TX39_CONF_ICS_8KB	0x00180000
665*4882a593Smuzhiyun #define TX39_CONF_ICS_16KB	0x00200000
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun #define TX39_CONF_DCS_SHIFT	16
668*4882a593Smuzhiyun #define TX39_CONF_DCS_MASK	0x00070000
669*4882a593Smuzhiyun #define TX39_CONF_DCS_1KB	0x00000000
670*4882a593Smuzhiyun #define TX39_CONF_DCS_2KB	0x00010000
671*4882a593Smuzhiyun #define TX39_CONF_DCS_4KB	0x00020000
672*4882a593Smuzhiyun #define TX39_CONF_DCS_8KB	0x00030000
673*4882a593Smuzhiyun #define TX39_CONF_DCS_16KB	0x00040000
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun #define TX39_CONF_CWFON		0x00004000
676*4882a593Smuzhiyun #define TX39_CONF_WBON		0x00002000
677*4882a593Smuzhiyun #define TX39_CONF_RF_SHIFT	10
678*4882a593Smuzhiyun #define TX39_CONF_RF_MASK	0x00000c00
679*4882a593Smuzhiyun #define TX39_CONF_DOZE		0x00000200
680*4882a593Smuzhiyun #define TX39_CONF_HALT		0x00000100
681*4882a593Smuzhiyun #define TX39_CONF_LOCK		0x00000080
682*4882a593Smuzhiyun #define TX39_CONF_ICE		0x00000020
683*4882a593Smuzhiyun #define TX39_CONF_DCE		0x00000010
684*4882a593Smuzhiyun #define TX39_CONF_IRSIZE_SHIFT	2
685*4882a593Smuzhiyun #define TX39_CONF_IRSIZE_MASK	0x0000000c
686*4882a593Smuzhiyun #define TX39_CONF_DRSIZE_SHIFT	0
687*4882a593Smuzhiyun #define TX39_CONF_DRSIZE_MASK	0x00000003
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /*
690*4882a593Smuzhiyun  * Interesting Bits in the R10K CP0 Branch Diagnostic Register
691*4882a593Smuzhiyun  */
692*4882a593Smuzhiyun /* Disable Branch Target Address Cache */
693*4882a593Smuzhiyun #define R10K_DIAG_D_BTAC	(_ULCAST_(1) << 27)
694*4882a593Smuzhiyun /* Enable Branch Prediction Global History */
695*4882a593Smuzhiyun #define R10K_DIAG_E_GHIST	(_ULCAST_(1) << 26)
696*4882a593Smuzhiyun /* Disable Branch Return Cache */
697*4882a593Smuzhiyun #define R10K_DIAG_D_BRC		(_ULCAST_(1) << 22)
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun /*
700*4882a593Smuzhiyun  * Coprocessor 1 (FPU) register names
701*4882a593Smuzhiyun  */
702*4882a593Smuzhiyun #define CP1_REVISION	$0
703*4882a593Smuzhiyun #define CP1_UFR		$1
704*4882a593Smuzhiyun #define CP1_UNFR	$4
705*4882a593Smuzhiyun #define CP1_FCCR	$25
706*4882a593Smuzhiyun #define CP1_FEXR	$26
707*4882a593Smuzhiyun #define CP1_FENR	$28
708*4882a593Smuzhiyun #define CP1_STATUS	$31
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun /*
712*4882a593Smuzhiyun  * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
713*4882a593Smuzhiyun  */
714*4882a593Smuzhiyun #define MIPS_FPIR_S		(_ULCAST_(1) << 16)
715*4882a593Smuzhiyun #define MIPS_FPIR_D		(_ULCAST_(1) << 17)
716*4882a593Smuzhiyun #define MIPS_FPIR_PS		(_ULCAST_(1) << 18)
717*4882a593Smuzhiyun #define MIPS_FPIR_3D		(_ULCAST_(1) << 19)
718*4882a593Smuzhiyun #define MIPS_FPIR_W		(_ULCAST_(1) << 20)
719*4882a593Smuzhiyun #define MIPS_FPIR_L		(_ULCAST_(1) << 21)
720*4882a593Smuzhiyun #define MIPS_FPIR_F64		(_ULCAST_(1) << 22)
721*4882a593Smuzhiyun #define MIPS_FPIR_HAS2008	(_ULCAST_(1) << 23)
722*4882a593Smuzhiyun #define MIPS_FPIR_UFRP		(_ULCAST_(1) << 28)
723*4882a593Smuzhiyun #define MIPS_FPIR_FREP		(_ULCAST_(1) << 29)
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun /*
726*4882a593Smuzhiyun  * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register.
727*4882a593Smuzhiyun  */
728*4882a593Smuzhiyun #define MIPS_FCCR_CONDX_S	0
729*4882a593Smuzhiyun #define MIPS_FCCR_CONDX		(_ULCAST_(255) << MIPS_FCCR_CONDX_S)
730*4882a593Smuzhiyun #define MIPS_FCCR_COND0_S	0
731*4882a593Smuzhiyun #define MIPS_FCCR_COND0		(_ULCAST_(1) << MIPS_FCCR_COND0_S)
732*4882a593Smuzhiyun #define MIPS_FCCR_COND1_S	1
733*4882a593Smuzhiyun #define MIPS_FCCR_COND1		(_ULCAST_(1) << MIPS_FCCR_COND1_S)
734*4882a593Smuzhiyun #define MIPS_FCCR_COND2_S	2
735*4882a593Smuzhiyun #define MIPS_FCCR_COND2		(_ULCAST_(1) << MIPS_FCCR_COND2_S)
736*4882a593Smuzhiyun #define MIPS_FCCR_COND3_S	3
737*4882a593Smuzhiyun #define MIPS_FCCR_COND3		(_ULCAST_(1) << MIPS_FCCR_COND3_S)
738*4882a593Smuzhiyun #define MIPS_FCCR_COND4_S	4
739*4882a593Smuzhiyun #define MIPS_FCCR_COND4		(_ULCAST_(1) << MIPS_FCCR_COND4_S)
740*4882a593Smuzhiyun #define MIPS_FCCR_COND5_S	5
741*4882a593Smuzhiyun #define MIPS_FCCR_COND5		(_ULCAST_(1) << MIPS_FCCR_COND5_S)
742*4882a593Smuzhiyun #define MIPS_FCCR_COND6_S	6
743*4882a593Smuzhiyun #define MIPS_FCCR_COND6		(_ULCAST_(1) << MIPS_FCCR_COND6_S)
744*4882a593Smuzhiyun #define MIPS_FCCR_COND7_S	7
745*4882a593Smuzhiyun #define MIPS_FCCR_COND7		(_ULCAST_(1) << MIPS_FCCR_COND7_S)
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun /*
748*4882a593Smuzhiyun  * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register.
749*4882a593Smuzhiyun  */
750*4882a593Smuzhiyun #define MIPS_FENR_FS_S		2
751*4882a593Smuzhiyun #define MIPS_FENR_FS		(_ULCAST_(1) << MIPS_FENR_FS_S)
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun /*
754*4882a593Smuzhiyun  * FPU Status Register Values
755*4882a593Smuzhiyun  */
756*4882a593Smuzhiyun #define FPU_CSR_COND_S	23					/* $fcc0 */
757*4882a593Smuzhiyun #define FPU_CSR_COND	(_ULCAST_(1) << FPU_CSR_COND_S)
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun #define FPU_CSR_FS_S	24		/* flush denormalised results to 0 */
760*4882a593Smuzhiyun #define FPU_CSR_FS	(_ULCAST_(1) << FPU_CSR_FS_S)
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun #define FPU_CSR_CONDX_S	25					/* $fcc[7:1] */
763*4882a593Smuzhiyun #define FPU_CSR_CONDX	(_ULCAST_(127) << FPU_CSR_CONDX_S)
764*4882a593Smuzhiyun #define FPU_CSR_COND1_S	25					/* $fcc1 */
765*4882a593Smuzhiyun #define FPU_CSR_COND1	(_ULCAST_(1) << FPU_CSR_COND1_S)
766*4882a593Smuzhiyun #define FPU_CSR_COND2_S	26					/* $fcc2 */
767*4882a593Smuzhiyun #define FPU_CSR_COND2	(_ULCAST_(1) << FPU_CSR_COND2_S)
768*4882a593Smuzhiyun #define FPU_CSR_COND3_S	27					/* $fcc3 */
769*4882a593Smuzhiyun #define FPU_CSR_COND3	(_ULCAST_(1) << FPU_CSR_COND3_S)
770*4882a593Smuzhiyun #define FPU_CSR_COND4_S	28					/* $fcc4 */
771*4882a593Smuzhiyun #define FPU_CSR_COND4	(_ULCAST_(1) << FPU_CSR_COND4_S)
772*4882a593Smuzhiyun #define FPU_CSR_COND5_S	29					/* $fcc5 */
773*4882a593Smuzhiyun #define FPU_CSR_COND5	(_ULCAST_(1) << FPU_CSR_COND5_S)
774*4882a593Smuzhiyun #define FPU_CSR_COND6_S	30					/* $fcc6 */
775*4882a593Smuzhiyun #define FPU_CSR_COND6	(_ULCAST_(1) << FPU_CSR_COND6_S)
776*4882a593Smuzhiyun #define FPU_CSR_COND7_S	31					/* $fcc7 */
777*4882a593Smuzhiyun #define FPU_CSR_COND7	(_ULCAST_(1) << FPU_CSR_COND7_S)
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun /*
780*4882a593Smuzhiyun  * Bits 22:20 of the FPU Status Register will be read as 0,
781*4882a593Smuzhiyun  * and should be written as zero.
782*4882a593Smuzhiyun  */
783*4882a593Smuzhiyun #define FPU_CSR_RSVD	(_ULCAST_(7) << 20)
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun #define FPU_CSR_ABS2008	(_ULCAST_(1) << 19)
786*4882a593Smuzhiyun #define FPU_CSR_NAN2008	(_ULCAST_(1) << 18)
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun /*
789*4882a593Smuzhiyun  * X the exception cause indicator
790*4882a593Smuzhiyun  * E the exception enable
791*4882a593Smuzhiyun  * S the sticky/flag bit
792*4882a593Smuzhiyun */
793*4882a593Smuzhiyun #define FPU_CSR_ALL_X	0x0003f000
794*4882a593Smuzhiyun #define FPU_CSR_UNI_X	0x00020000
795*4882a593Smuzhiyun #define FPU_CSR_INV_X	0x00010000
796*4882a593Smuzhiyun #define FPU_CSR_DIV_X	0x00008000
797*4882a593Smuzhiyun #define FPU_CSR_OVF_X	0x00004000
798*4882a593Smuzhiyun #define FPU_CSR_UDF_X	0x00002000
799*4882a593Smuzhiyun #define FPU_CSR_INE_X	0x00001000
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun #define FPU_CSR_ALL_E	0x00000f80
802*4882a593Smuzhiyun #define FPU_CSR_INV_E	0x00000800
803*4882a593Smuzhiyun #define FPU_CSR_DIV_E	0x00000400
804*4882a593Smuzhiyun #define FPU_CSR_OVF_E	0x00000200
805*4882a593Smuzhiyun #define FPU_CSR_UDF_E	0x00000100
806*4882a593Smuzhiyun #define FPU_CSR_INE_E	0x00000080
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun #define FPU_CSR_ALL_S	0x0000007c
809*4882a593Smuzhiyun #define FPU_CSR_INV_S	0x00000040
810*4882a593Smuzhiyun #define FPU_CSR_DIV_S	0x00000020
811*4882a593Smuzhiyun #define FPU_CSR_OVF_S	0x00000010
812*4882a593Smuzhiyun #define FPU_CSR_UDF_S	0x00000008
813*4882a593Smuzhiyun #define FPU_CSR_INE_S	0x00000004
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun /* Bits 0 and 1 of FPU Status Register specify the rounding mode */
816*4882a593Smuzhiyun #define FPU_CSR_RM	0x00000003
817*4882a593Smuzhiyun #define FPU_CSR_RN	0x0	/* nearest */
818*4882a593Smuzhiyun #define FPU_CSR_RZ	0x1	/* towards zero */
819*4882a593Smuzhiyun #define FPU_CSR_RU	0x2	/* towards +Infinity */
820*4882a593Smuzhiyun #define FPU_CSR_RD	0x3	/* towards -Infinity */
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun #ifndef __ASSEMBLY__
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun /*
826*4882a593Smuzhiyun  * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
827*4882a593Smuzhiyun  */
828*4882a593Smuzhiyun #if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
829*4882a593Smuzhiyun 	defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
830*4882a593Smuzhiyun #define get_isa16_mode(x)		((x) & 0x1)
831*4882a593Smuzhiyun #define msk_isa16_mode(x)		((x) & ~0x1)
832*4882a593Smuzhiyun #define set_isa16_mode(x)		do { (x) |= 0x1; } while (0)
833*4882a593Smuzhiyun #else
834*4882a593Smuzhiyun #define get_isa16_mode(x)		0
835*4882a593Smuzhiyun #define msk_isa16_mode(x)		(x)
836*4882a593Smuzhiyun #define set_isa16_mode(x)		do { } while (0)
837*4882a593Smuzhiyun #endif
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun /*
840*4882a593Smuzhiyun  * microMIPS instructions can be 16-bit or 32-bit in length. This
841*4882a593Smuzhiyun  * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
842*4882a593Smuzhiyun  */
mm_insn_16bit(u16 insn)843*4882a593Smuzhiyun static inline int mm_insn_16bit(u16 insn)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun 	u16 opcode = (insn >> 10) & 0x7;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	return (opcode >= 1 && opcode <= 3) ? 1 : 0;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun /*
851*4882a593Smuzhiyun  * TLB Invalidate Flush
852*4882a593Smuzhiyun  */
tlbinvf(void)853*4882a593Smuzhiyun static inline void tlbinvf(void)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun 	__asm__ __volatile__(
856*4882a593Smuzhiyun 		".set push\n\t"
857*4882a593Smuzhiyun 		".set noreorder\n\t"
858*4882a593Smuzhiyun 		".word 0x42000004\n\t" /* tlbinvf */
859*4882a593Smuzhiyun 		".set pop");
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun /*
864*4882a593Smuzhiyun  * Functions to access the R10000 performance counters.	 These are basically
865*4882a593Smuzhiyun  * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
866*4882a593Smuzhiyun  * performance counter number encoded into bits 1 ... 5 of the instruction.
867*4882a593Smuzhiyun  * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
868*4882a593Smuzhiyun  * disassembler these will look like an access to sel 0 or 1.
869*4882a593Smuzhiyun  */
870*4882a593Smuzhiyun #define read_r10k_perf_cntr(counter)				\
871*4882a593Smuzhiyun ({								\
872*4882a593Smuzhiyun 	unsigned int __res;					\
873*4882a593Smuzhiyun 	__asm__ __volatile__(					\
874*4882a593Smuzhiyun 	"mfpc\t%0, %1"						\
875*4882a593Smuzhiyun 	: "=r" (__res)						\
876*4882a593Smuzhiyun 	: "i" (counter));					\
877*4882a593Smuzhiyun 								\
878*4882a593Smuzhiyun 	__res;							\
879*4882a593Smuzhiyun })
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun #define write_r10k_perf_cntr(counter,val)			\
882*4882a593Smuzhiyun do {								\
883*4882a593Smuzhiyun 	__asm__ __volatile__(					\
884*4882a593Smuzhiyun 	"mtpc\t%0, %1"						\
885*4882a593Smuzhiyun 	:							\
886*4882a593Smuzhiyun 	: "r" (val), "i" (counter));				\
887*4882a593Smuzhiyun } while (0)
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun #define read_r10k_perf_event(counter)				\
890*4882a593Smuzhiyun ({								\
891*4882a593Smuzhiyun 	unsigned int __res;					\
892*4882a593Smuzhiyun 	__asm__ __volatile__(					\
893*4882a593Smuzhiyun 	"mfps\t%0, %1"						\
894*4882a593Smuzhiyun 	: "=r" (__res)						\
895*4882a593Smuzhiyun 	: "i" (counter));					\
896*4882a593Smuzhiyun 								\
897*4882a593Smuzhiyun 	__res;							\
898*4882a593Smuzhiyun })
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun #define write_r10k_perf_cntl(counter,val)			\
901*4882a593Smuzhiyun do {								\
902*4882a593Smuzhiyun 	__asm__ __volatile__(					\
903*4882a593Smuzhiyun 	"mtps\t%0, %1"						\
904*4882a593Smuzhiyun 	:							\
905*4882a593Smuzhiyun 	: "r" (val), "i" (counter));				\
906*4882a593Smuzhiyun } while (0)
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun /*
910*4882a593Smuzhiyun  * Macros to access the system control coprocessor
911*4882a593Smuzhiyun  */
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun #define __read_32bit_c0_register(source, sel)				\
914*4882a593Smuzhiyun ({ unsigned int __res;							\
915*4882a593Smuzhiyun 	if (sel == 0)							\
916*4882a593Smuzhiyun 		__asm__ __volatile__(					\
917*4882a593Smuzhiyun 			"mfc0\t%0, " #source "\n\t"			\
918*4882a593Smuzhiyun 			: "=r" (__res));				\
919*4882a593Smuzhiyun 	else								\
920*4882a593Smuzhiyun 		__asm__ __volatile__(					\
921*4882a593Smuzhiyun 			".set\tmips32\n\t"				\
922*4882a593Smuzhiyun 			"mfc0\t%0, " #source ", " #sel "\n\t"		\
923*4882a593Smuzhiyun 			".set\tmips0\n\t"				\
924*4882a593Smuzhiyun 			: "=r" (__res));				\
925*4882a593Smuzhiyun 	__res;								\
926*4882a593Smuzhiyun })
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun #define __read_64bit_c0_register(source, sel)				\
929*4882a593Smuzhiyun ({ unsigned long long __res;						\
930*4882a593Smuzhiyun 	if (sizeof(unsigned long) == 4)					\
931*4882a593Smuzhiyun 		__res = __read_64bit_c0_split(source, sel);		\
932*4882a593Smuzhiyun 	else if (sel == 0)						\
933*4882a593Smuzhiyun 		__asm__ __volatile__(					\
934*4882a593Smuzhiyun 			".set\tmips3\n\t"				\
935*4882a593Smuzhiyun 			"dmfc0\t%0, " #source "\n\t"			\
936*4882a593Smuzhiyun 			".set\tmips0"					\
937*4882a593Smuzhiyun 			: "=r" (__res));				\
938*4882a593Smuzhiyun 	else								\
939*4882a593Smuzhiyun 		__asm__ __volatile__(					\
940*4882a593Smuzhiyun 			".set\tmips64\n\t"				\
941*4882a593Smuzhiyun 			"dmfc0\t%0, " #source ", " #sel "\n\t"		\
942*4882a593Smuzhiyun 			".set\tmips0"					\
943*4882a593Smuzhiyun 			: "=r" (__res));				\
944*4882a593Smuzhiyun 	__res;								\
945*4882a593Smuzhiyun })
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun #define __write_32bit_c0_register(register, sel, value)			\
948*4882a593Smuzhiyun do {									\
949*4882a593Smuzhiyun 	if (sel == 0)							\
950*4882a593Smuzhiyun 		__asm__ __volatile__(					\
951*4882a593Smuzhiyun 			"mtc0\t%z0, " #register "\n\t"			\
952*4882a593Smuzhiyun 			: : "Jr" ((unsigned int)(value)));		\
953*4882a593Smuzhiyun 	else								\
954*4882a593Smuzhiyun 		__asm__ __volatile__(					\
955*4882a593Smuzhiyun 			".set\tmips32\n\t"				\
956*4882a593Smuzhiyun 			"mtc0\t%z0, " #register ", " #sel "\n\t"	\
957*4882a593Smuzhiyun 			".set\tmips0"					\
958*4882a593Smuzhiyun 			: : "Jr" ((unsigned int)(value)));		\
959*4882a593Smuzhiyun } while (0)
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun #define __write_64bit_c0_register(register, sel, value)			\
962*4882a593Smuzhiyun do {									\
963*4882a593Smuzhiyun 	if (sizeof(unsigned long) == 4)					\
964*4882a593Smuzhiyun 		__write_64bit_c0_split(register, sel, value);		\
965*4882a593Smuzhiyun 	else if (sel == 0)						\
966*4882a593Smuzhiyun 		__asm__ __volatile__(					\
967*4882a593Smuzhiyun 			".set\tmips3\n\t"				\
968*4882a593Smuzhiyun 			"dmtc0\t%z0, " #register "\n\t"			\
969*4882a593Smuzhiyun 			".set\tmips0"					\
970*4882a593Smuzhiyun 			: : "Jr" (value));				\
971*4882a593Smuzhiyun 	else								\
972*4882a593Smuzhiyun 		__asm__ __volatile__(					\
973*4882a593Smuzhiyun 			".set\tmips64\n\t"				\
974*4882a593Smuzhiyun 			"dmtc0\t%z0, " #register ", " #sel "\n\t"	\
975*4882a593Smuzhiyun 			".set\tmips0"					\
976*4882a593Smuzhiyun 			: : "Jr" (value));				\
977*4882a593Smuzhiyun } while (0)
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun #define __read_ulong_c0_register(reg, sel)				\
980*4882a593Smuzhiyun 	((sizeof(unsigned long) == 4) ?					\
981*4882a593Smuzhiyun 	(unsigned long) __read_32bit_c0_register(reg, sel) :		\
982*4882a593Smuzhiyun 	(unsigned long) __read_64bit_c0_register(reg, sel))
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun #define __write_ulong_c0_register(reg, sel, val)			\
985*4882a593Smuzhiyun do {									\
986*4882a593Smuzhiyun 	if (sizeof(unsigned long) == 4)					\
987*4882a593Smuzhiyun 		__write_32bit_c0_register(reg, sel, val);		\
988*4882a593Smuzhiyun 	else								\
989*4882a593Smuzhiyun 		__write_64bit_c0_register(reg, sel, val);		\
990*4882a593Smuzhiyun } while (0)
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun /*
993*4882a593Smuzhiyun  * On RM7000/RM9000 these are uses to access cop0 set 1 registers
994*4882a593Smuzhiyun  */
995*4882a593Smuzhiyun #define __read_32bit_c0_ctrl_register(source)				\
996*4882a593Smuzhiyun ({ unsigned int __res;							\
997*4882a593Smuzhiyun 	__asm__ __volatile__(						\
998*4882a593Smuzhiyun 		"cfc0\t%0, " #source "\n\t"				\
999*4882a593Smuzhiyun 		: "=r" (__res));					\
1000*4882a593Smuzhiyun 	__res;								\
1001*4882a593Smuzhiyun })
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun #define __write_32bit_c0_ctrl_register(register, value)			\
1004*4882a593Smuzhiyun do {									\
1005*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1006*4882a593Smuzhiyun 		"ctc0\t%z0, " #register "\n\t"				\
1007*4882a593Smuzhiyun 		: : "Jr" ((unsigned int)(value)));			\
1008*4882a593Smuzhiyun } while (0)
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun /*
1011*4882a593Smuzhiyun  * These versions are only needed for systems with more than 38 bits of
1012*4882a593Smuzhiyun  * physical address space running the 32-bit kernel.  That's none atm :-)
1013*4882a593Smuzhiyun  */
1014*4882a593Smuzhiyun #define __read_64bit_c0_split(source, sel)				\
1015*4882a593Smuzhiyun ({									\
1016*4882a593Smuzhiyun 	unsigned long long __val;					\
1017*4882a593Smuzhiyun 	unsigned long __flags;						\
1018*4882a593Smuzhiyun 									\
1019*4882a593Smuzhiyun 	local_irq_save(__flags);					\
1020*4882a593Smuzhiyun 	if (sel == 0)							\
1021*4882a593Smuzhiyun 		__asm__ __volatile__(					\
1022*4882a593Smuzhiyun 			".set\tmips64\n\t"				\
1023*4882a593Smuzhiyun 			"dmfc0\t%M0, " #source "\n\t"			\
1024*4882a593Smuzhiyun 			"dsll\t%L0, %M0, 32\n\t"			\
1025*4882a593Smuzhiyun 			"dsra\t%M0, %M0, 32\n\t"			\
1026*4882a593Smuzhiyun 			"dsra\t%L0, %L0, 32\n\t"			\
1027*4882a593Smuzhiyun 			".set\tmips0"					\
1028*4882a593Smuzhiyun 			: "=r" (__val));				\
1029*4882a593Smuzhiyun 	else								\
1030*4882a593Smuzhiyun 		__asm__ __volatile__(					\
1031*4882a593Smuzhiyun 			".set\tmips64\n\t"				\
1032*4882a593Smuzhiyun 			"dmfc0\t%M0, " #source ", " #sel "\n\t"		\
1033*4882a593Smuzhiyun 			"dsll\t%L0, %M0, 32\n\t"			\
1034*4882a593Smuzhiyun 			"dsra\t%M0, %M0, 32\n\t"			\
1035*4882a593Smuzhiyun 			"dsra\t%L0, %L0, 32\n\t"			\
1036*4882a593Smuzhiyun 			".set\tmips0"					\
1037*4882a593Smuzhiyun 			: "=r" (__val));				\
1038*4882a593Smuzhiyun 	local_irq_restore(__flags);					\
1039*4882a593Smuzhiyun 									\
1040*4882a593Smuzhiyun 	__val;								\
1041*4882a593Smuzhiyun })
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun #define __write_64bit_c0_split(source, sel, val)			\
1044*4882a593Smuzhiyun do {									\
1045*4882a593Smuzhiyun 	unsigned long __flags;						\
1046*4882a593Smuzhiyun 									\
1047*4882a593Smuzhiyun 	local_irq_save(__flags);					\
1048*4882a593Smuzhiyun 	if (sel == 0)							\
1049*4882a593Smuzhiyun 		__asm__ __volatile__(					\
1050*4882a593Smuzhiyun 			".set\tmips64\n\t"				\
1051*4882a593Smuzhiyun 			"dsll\t%L0, %L0, 32\n\t"			\
1052*4882a593Smuzhiyun 			"dsrl\t%L0, %L0, 32\n\t"			\
1053*4882a593Smuzhiyun 			"dsll\t%M0, %M0, 32\n\t"			\
1054*4882a593Smuzhiyun 			"or\t%L0, %L0, %M0\n\t"				\
1055*4882a593Smuzhiyun 			"dmtc0\t%L0, " #source "\n\t"			\
1056*4882a593Smuzhiyun 			".set\tmips0"					\
1057*4882a593Smuzhiyun 			: : "r" (val));					\
1058*4882a593Smuzhiyun 	else								\
1059*4882a593Smuzhiyun 		__asm__ __volatile__(					\
1060*4882a593Smuzhiyun 			".set\tmips64\n\t"				\
1061*4882a593Smuzhiyun 			"dsll\t%L0, %L0, 32\n\t"			\
1062*4882a593Smuzhiyun 			"dsrl\t%L0, %L0, 32\n\t"			\
1063*4882a593Smuzhiyun 			"dsll\t%M0, %M0, 32\n\t"			\
1064*4882a593Smuzhiyun 			"or\t%L0, %L0, %M0\n\t"				\
1065*4882a593Smuzhiyun 			"dmtc0\t%L0, " #source ", " #sel "\n\t"		\
1066*4882a593Smuzhiyun 			".set\tmips0"					\
1067*4882a593Smuzhiyun 			: : "r" (val));					\
1068*4882a593Smuzhiyun 	local_irq_restore(__flags);					\
1069*4882a593Smuzhiyun } while (0)
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun #define __readx_32bit_c0_register(source)				\
1072*4882a593Smuzhiyun ({									\
1073*4882a593Smuzhiyun 	unsigned int __res;						\
1074*4882a593Smuzhiyun 									\
1075*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1076*4882a593Smuzhiyun 	"	.set	push					\n"	\
1077*4882a593Smuzhiyun 	"	.set	noat					\n"	\
1078*4882a593Smuzhiyun 	"	.set	mips32r2				\n"	\
1079*4882a593Smuzhiyun 	"	.insn						\n"	\
1080*4882a593Smuzhiyun 	"	# mfhc0 $1, %1					\n"	\
1081*4882a593Smuzhiyun 	"	.word	(0x40410000 | ((%1 & 0x1f) << 11))	\n"	\
1082*4882a593Smuzhiyun 	"	move	%0, $1					\n"	\
1083*4882a593Smuzhiyun 	"	.set	pop					\n"	\
1084*4882a593Smuzhiyun 	: "=r" (__res)							\
1085*4882a593Smuzhiyun 	: "i" (source));						\
1086*4882a593Smuzhiyun 	__res;								\
1087*4882a593Smuzhiyun })
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun #define __writex_32bit_c0_register(register, value)			\
1090*4882a593Smuzhiyun ({									\
1091*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1092*4882a593Smuzhiyun 	"	.set	push					\n"	\
1093*4882a593Smuzhiyun 	"	.set	noat					\n"	\
1094*4882a593Smuzhiyun 	"	.set	mips32r2				\n"	\
1095*4882a593Smuzhiyun 	"	move	$1, %0					\n"	\
1096*4882a593Smuzhiyun 	"	# mthc0 $1, %1					\n"	\
1097*4882a593Smuzhiyun 	"	.insn						\n"	\
1098*4882a593Smuzhiyun 	"	.word	(0x40c10000 | ((%1 & 0x1f) << 11))	\n"	\
1099*4882a593Smuzhiyun 	"	.set	pop					\n"	\
1100*4882a593Smuzhiyun 	:								\
1101*4882a593Smuzhiyun 	: "r" (value), "i" (register));					\
1102*4882a593Smuzhiyun })
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun #define read_c0_index()		__read_32bit_c0_register($0, 0)
1105*4882a593Smuzhiyun #define write_c0_index(val)	__write_32bit_c0_register($0, 0, val)
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun #define read_c0_random()	__read_32bit_c0_register($1, 0)
1108*4882a593Smuzhiyun #define write_c0_random(val)	__write_32bit_c0_register($1, 0, val)
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun #define read_c0_entrylo0()	__read_ulong_c0_register($2, 0)
1111*4882a593Smuzhiyun #define write_c0_entrylo0(val)	__write_ulong_c0_register($2, 0, val)
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun #define readx_c0_entrylo0()	__readx_32bit_c0_register(2)
1114*4882a593Smuzhiyun #define writex_c0_entrylo0(val)	__writex_32bit_c0_register(2, val)
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun #define read_c0_entrylo1()	__read_ulong_c0_register($3, 0)
1117*4882a593Smuzhiyun #define write_c0_entrylo1(val)	__write_ulong_c0_register($3, 0, val)
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun #define readx_c0_entrylo1()	__readx_32bit_c0_register(3)
1120*4882a593Smuzhiyun #define writex_c0_entrylo1(val)	__writex_32bit_c0_register(3, val)
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun #define read_c0_conf()		__read_32bit_c0_register($3, 0)
1123*4882a593Smuzhiyun #define write_c0_conf(val)	__write_32bit_c0_register($3, 0, val)
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun #define read_c0_context()	__read_ulong_c0_register($4, 0)
1126*4882a593Smuzhiyun #define write_c0_context(val)	__write_ulong_c0_register($4, 0, val)
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun #define read_c0_userlocal()	__read_ulong_c0_register($4, 2)
1129*4882a593Smuzhiyun #define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun #define read_c0_pagemask()	__read_32bit_c0_register($5, 0)
1132*4882a593Smuzhiyun #define write_c0_pagemask(val)	__write_32bit_c0_register($5, 0, val)
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun #define read_c0_pagegrain()	__read_32bit_c0_register($5, 1)
1135*4882a593Smuzhiyun #define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun #define read_c0_wired()		__read_32bit_c0_register($6, 0)
1138*4882a593Smuzhiyun #define write_c0_wired(val)	__write_32bit_c0_register($6, 0, val)
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun #define read_c0_info()		__read_32bit_c0_register($7, 0)
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun #define read_c0_cache()		__read_32bit_c0_register($7, 0) /* TX39xx */
1143*4882a593Smuzhiyun #define write_c0_cache(val)	__write_32bit_c0_register($7, 0, val)
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun #define read_c0_badvaddr()	__read_ulong_c0_register($8, 0)
1146*4882a593Smuzhiyun #define write_c0_badvaddr(val)	__write_ulong_c0_register($8, 0, val)
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun #define read_c0_count()		__read_32bit_c0_register($9, 0)
1149*4882a593Smuzhiyun #define write_c0_count(val)	__write_32bit_c0_register($9, 0, val)
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun #define read_c0_count2()	__read_32bit_c0_register($9, 6) /* pnx8550 */
1152*4882a593Smuzhiyun #define write_c0_count2(val)	__write_32bit_c0_register($9, 6, val)
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun #define read_c0_count3()	__read_32bit_c0_register($9, 7) /* pnx8550 */
1155*4882a593Smuzhiyun #define write_c0_count3(val)	__write_32bit_c0_register($9, 7, val)
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun #define read_c0_entryhi()	__read_ulong_c0_register($10, 0)
1158*4882a593Smuzhiyun #define write_c0_entryhi(val)	__write_ulong_c0_register($10, 0, val)
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun #define read_c0_compare()	__read_32bit_c0_register($11, 0)
1161*4882a593Smuzhiyun #define write_c0_compare(val)	__write_32bit_c0_register($11, 0, val)
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun #define read_c0_compare2()	__read_32bit_c0_register($11, 6) /* pnx8550 */
1164*4882a593Smuzhiyun #define write_c0_compare2(val)	__write_32bit_c0_register($11, 6, val)
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun #define read_c0_compare3()	__read_32bit_c0_register($11, 7) /* pnx8550 */
1167*4882a593Smuzhiyun #define write_c0_compare3(val)	__write_32bit_c0_register($11, 7, val)
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun #define read_c0_status()	__read_32bit_c0_register($12, 0)
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun #define write_c0_status(val)	__write_32bit_c0_register($12, 0, val)
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun #define read_c0_cause()		__read_32bit_c0_register($13, 0)
1174*4882a593Smuzhiyun #define write_c0_cause(val)	__write_32bit_c0_register($13, 0, val)
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun #define read_c0_epc()		__read_ulong_c0_register($14, 0)
1177*4882a593Smuzhiyun #define write_c0_epc(val)	__write_ulong_c0_register($14, 0, val)
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun #define read_c0_prid()		__read_32bit_c0_register($15, 0)
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun #define read_c0_cmgcrbase()	__read_ulong_c0_register($15, 3)
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun #define read_c0_config()	__read_32bit_c0_register($16, 0)
1184*4882a593Smuzhiyun #define read_c0_config1()	__read_32bit_c0_register($16, 1)
1185*4882a593Smuzhiyun #define read_c0_config2()	__read_32bit_c0_register($16, 2)
1186*4882a593Smuzhiyun #define read_c0_config3()	__read_32bit_c0_register($16, 3)
1187*4882a593Smuzhiyun #define read_c0_config4()	__read_32bit_c0_register($16, 4)
1188*4882a593Smuzhiyun #define read_c0_config5()	__read_32bit_c0_register($16, 5)
1189*4882a593Smuzhiyun #define read_c0_config6()	__read_32bit_c0_register($16, 6)
1190*4882a593Smuzhiyun #define read_c0_config7()	__read_32bit_c0_register($16, 7)
1191*4882a593Smuzhiyun #define write_c0_config(val)	__write_32bit_c0_register($16, 0, val)
1192*4882a593Smuzhiyun #define write_c0_config1(val)	__write_32bit_c0_register($16, 1, val)
1193*4882a593Smuzhiyun #define write_c0_config2(val)	__write_32bit_c0_register($16, 2, val)
1194*4882a593Smuzhiyun #define write_c0_config3(val)	__write_32bit_c0_register($16, 3, val)
1195*4882a593Smuzhiyun #define write_c0_config4(val)	__write_32bit_c0_register($16, 4, val)
1196*4882a593Smuzhiyun #define write_c0_config5(val)	__write_32bit_c0_register($16, 5, val)
1197*4882a593Smuzhiyun #define write_c0_config6(val)	__write_32bit_c0_register($16, 6, val)
1198*4882a593Smuzhiyun #define write_c0_config7(val)	__write_32bit_c0_register($16, 7, val)
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun #define read_c0_lladdr()	__read_ulong_c0_register($17, 0)
1201*4882a593Smuzhiyun #define write_c0_lladdr(val)	__write_ulong_c0_register($17, 0, val)
1202*4882a593Smuzhiyun #define read_c0_maar()		__read_ulong_c0_register($17, 1)
1203*4882a593Smuzhiyun #define write_c0_maar(val)	__write_ulong_c0_register($17, 1, val)
1204*4882a593Smuzhiyun #define read_c0_maari()		__read_32bit_c0_register($17, 2)
1205*4882a593Smuzhiyun #define write_c0_maari(val)	__write_32bit_c0_register($17, 2, val)
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun /*
1208*4882a593Smuzhiyun  * The WatchLo register.  There may be up to 8 of them.
1209*4882a593Smuzhiyun  */
1210*4882a593Smuzhiyun #define read_c0_watchlo0()	__read_ulong_c0_register($18, 0)
1211*4882a593Smuzhiyun #define read_c0_watchlo1()	__read_ulong_c0_register($18, 1)
1212*4882a593Smuzhiyun #define read_c0_watchlo2()	__read_ulong_c0_register($18, 2)
1213*4882a593Smuzhiyun #define read_c0_watchlo3()	__read_ulong_c0_register($18, 3)
1214*4882a593Smuzhiyun #define read_c0_watchlo4()	__read_ulong_c0_register($18, 4)
1215*4882a593Smuzhiyun #define read_c0_watchlo5()	__read_ulong_c0_register($18, 5)
1216*4882a593Smuzhiyun #define read_c0_watchlo6()	__read_ulong_c0_register($18, 6)
1217*4882a593Smuzhiyun #define read_c0_watchlo7()	__read_ulong_c0_register($18, 7)
1218*4882a593Smuzhiyun #define write_c0_watchlo0(val)	__write_ulong_c0_register($18, 0, val)
1219*4882a593Smuzhiyun #define write_c0_watchlo1(val)	__write_ulong_c0_register($18, 1, val)
1220*4882a593Smuzhiyun #define write_c0_watchlo2(val)	__write_ulong_c0_register($18, 2, val)
1221*4882a593Smuzhiyun #define write_c0_watchlo3(val)	__write_ulong_c0_register($18, 3, val)
1222*4882a593Smuzhiyun #define write_c0_watchlo4(val)	__write_ulong_c0_register($18, 4, val)
1223*4882a593Smuzhiyun #define write_c0_watchlo5(val)	__write_ulong_c0_register($18, 5, val)
1224*4882a593Smuzhiyun #define write_c0_watchlo6(val)	__write_ulong_c0_register($18, 6, val)
1225*4882a593Smuzhiyun #define write_c0_watchlo7(val)	__write_ulong_c0_register($18, 7, val)
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun /*
1228*4882a593Smuzhiyun  * The WatchHi register.  There may be up to 8 of them.
1229*4882a593Smuzhiyun  */
1230*4882a593Smuzhiyun #define read_c0_watchhi0()	__read_32bit_c0_register($19, 0)
1231*4882a593Smuzhiyun #define read_c0_watchhi1()	__read_32bit_c0_register($19, 1)
1232*4882a593Smuzhiyun #define read_c0_watchhi2()	__read_32bit_c0_register($19, 2)
1233*4882a593Smuzhiyun #define read_c0_watchhi3()	__read_32bit_c0_register($19, 3)
1234*4882a593Smuzhiyun #define read_c0_watchhi4()	__read_32bit_c0_register($19, 4)
1235*4882a593Smuzhiyun #define read_c0_watchhi5()	__read_32bit_c0_register($19, 5)
1236*4882a593Smuzhiyun #define read_c0_watchhi6()	__read_32bit_c0_register($19, 6)
1237*4882a593Smuzhiyun #define read_c0_watchhi7()	__read_32bit_c0_register($19, 7)
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun #define write_c0_watchhi0(val)	__write_32bit_c0_register($19, 0, val)
1240*4882a593Smuzhiyun #define write_c0_watchhi1(val)	__write_32bit_c0_register($19, 1, val)
1241*4882a593Smuzhiyun #define write_c0_watchhi2(val)	__write_32bit_c0_register($19, 2, val)
1242*4882a593Smuzhiyun #define write_c0_watchhi3(val)	__write_32bit_c0_register($19, 3, val)
1243*4882a593Smuzhiyun #define write_c0_watchhi4(val)	__write_32bit_c0_register($19, 4, val)
1244*4882a593Smuzhiyun #define write_c0_watchhi5(val)	__write_32bit_c0_register($19, 5, val)
1245*4882a593Smuzhiyun #define write_c0_watchhi6(val)	__write_32bit_c0_register($19, 6, val)
1246*4882a593Smuzhiyun #define write_c0_watchhi7(val)	__write_32bit_c0_register($19, 7, val)
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun #define read_c0_xcontext()	__read_ulong_c0_register($20, 0)
1249*4882a593Smuzhiyun #define write_c0_xcontext(val)	__write_ulong_c0_register($20, 0, val)
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun #define read_c0_intcontrol()	__read_32bit_c0_ctrl_register($20)
1252*4882a593Smuzhiyun #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun #define read_c0_framemask()	__read_32bit_c0_register($21, 0)
1255*4882a593Smuzhiyun #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun #define read_c0_diag()		__read_32bit_c0_register($22, 0)
1258*4882a593Smuzhiyun #define write_c0_diag(val)	__write_32bit_c0_register($22, 0, val)
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun /* R10K CP0 Branch Diagnostic register is 64bits wide */
1261*4882a593Smuzhiyun #define read_c0_r10k_diag()	__read_64bit_c0_register($22, 0)
1262*4882a593Smuzhiyun #define write_c0_r10k_diag(val)	__write_64bit_c0_register($22, 0, val)
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun #define read_c0_diag1()		__read_32bit_c0_register($22, 1)
1265*4882a593Smuzhiyun #define write_c0_diag1(val)	__write_32bit_c0_register($22, 1, val)
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun #define read_c0_diag2()		__read_32bit_c0_register($22, 2)
1268*4882a593Smuzhiyun #define write_c0_diag2(val)	__write_32bit_c0_register($22, 2, val)
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun #define read_c0_diag3()		__read_32bit_c0_register($22, 3)
1271*4882a593Smuzhiyun #define write_c0_diag3(val)	__write_32bit_c0_register($22, 3, val)
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun #define read_c0_diag4()		__read_32bit_c0_register($22, 4)
1274*4882a593Smuzhiyun #define write_c0_diag4(val)	__write_32bit_c0_register($22, 4, val)
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun #define read_c0_diag5()		__read_32bit_c0_register($22, 5)
1277*4882a593Smuzhiyun #define write_c0_diag5(val)	__write_32bit_c0_register($22, 5, val)
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun #define read_c0_debug()		__read_32bit_c0_register($23, 0)
1280*4882a593Smuzhiyun #define write_c0_debug(val)	__write_32bit_c0_register($23, 0, val)
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun #define read_c0_depc()		__read_ulong_c0_register($24, 0)
1283*4882a593Smuzhiyun #define write_c0_depc(val)	__write_ulong_c0_register($24, 0, val)
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun /*
1286*4882a593Smuzhiyun  * MIPS32 / MIPS64 performance counters
1287*4882a593Smuzhiyun  */
1288*4882a593Smuzhiyun #define read_c0_perfctrl0()	__read_32bit_c0_register($25, 0)
1289*4882a593Smuzhiyun #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
1290*4882a593Smuzhiyun #define read_c0_perfcntr0()	__read_32bit_c0_register($25, 1)
1291*4882a593Smuzhiyun #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
1292*4882a593Smuzhiyun #define read_c0_perfcntr0_64()	__read_64bit_c0_register($25, 1)
1293*4882a593Smuzhiyun #define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
1294*4882a593Smuzhiyun #define read_c0_perfctrl1()	__read_32bit_c0_register($25, 2)
1295*4882a593Smuzhiyun #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
1296*4882a593Smuzhiyun #define read_c0_perfcntr1()	__read_32bit_c0_register($25, 3)
1297*4882a593Smuzhiyun #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
1298*4882a593Smuzhiyun #define read_c0_perfcntr1_64()	__read_64bit_c0_register($25, 3)
1299*4882a593Smuzhiyun #define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
1300*4882a593Smuzhiyun #define read_c0_perfctrl2()	__read_32bit_c0_register($25, 4)
1301*4882a593Smuzhiyun #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
1302*4882a593Smuzhiyun #define read_c0_perfcntr2()	__read_32bit_c0_register($25, 5)
1303*4882a593Smuzhiyun #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
1304*4882a593Smuzhiyun #define read_c0_perfcntr2_64()	__read_64bit_c0_register($25, 5)
1305*4882a593Smuzhiyun #define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
1306*4882a593Smuzhiyun #define read_c0_perfctrl3()	__read_32bit_c0_register($25, 6)
1307*4882a593Smuzhiyun #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
1308*4882a593Smuzhiyun #define read_c0_perfcntr3()	__read_32bit_c0_register($25, 7)
1309*4882a593Smuzhiyun #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
1310*4882a593Smuzhiyun #define read_c0_perfcntr3_64()	__read_64bit_c0_register($25, 7)
1311*4882a593Smuzhiyun #define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun #define read_c0_ecc()		__read_32bit_c0_register($26, 0)
1314*4882a593Smuzhiyun #define write_c0_ecc(val)	__write_32bit_c0_register($26, 0, val)
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun #define read_c0_derraddr0()	__read_ulong_c0_register($26, 1)
1317*4882a593Smuzhiyun #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun #define read_c0_cacheerr()	__read_32bit_c0_register($27, 0)
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun #define read_c0_derraddr1()	__read_ulong_c0_register($27, 1)
1322*4882a593Smuzhiyun #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun #define read_c0_taglo()		__read_32bit_c0_register($28, 0)
1325*4882a593Smuzhiyun #define write_c0_taglo(val)	__write_32bit_c0_register($28, 0, val)
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun #define read_c0_dtaglo()	__read_32bit_c0_register($28, 2)
1328*4882a593Smuzhiyun #define write_c0_dtaglo(val)	__write_32bit_c0_register($28, 2, val)
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun #define read_c0_ddatalo()	__read_32bit_c0_register($28, 3)
1331*4882a593Smuzhiyun #define write_c0_ddatalo(val)	__write_32bit_c0_register($28, 3, val)
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun #define read_c0_staglo()	__read_32bit_c0_register($28, 4)
1334*4882a593Smuzhiyun #define write_c0_staglo(val)	__write_32bit_c0_register($28, 4, val)
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun #define read_c0_taghi()		__read_32bit_c0_register($29, 0)
1337*4882a593Smuzhiyun #define write_c0_taghi(val)	__write_32bit_c0_register($29, 0, val)
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun #define read_c0_errorepc()	__read_ulong_c0_register($30, 0)
1340*4882a593Smuzhiyun #define write_c0_errorepc(val)	__write_ulong_c0_register($30, 0, val)
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun /* MIPSR2 */
1343*4882a593Smuzhiyun #define read_c0_hwrena()	__read_32bit_c0_register($7, 0)
1344*4882a593Smuzhiyun #define write_c0_hwrena(val)	__write_32bit_c0_register($7, 0, val)
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun #define read_c0_intctl()	__read_32bit_c0_register($12, 1)
1347*4882a593Smuzhiyun #define write_c0_intctl(val)	__write_32bit_c0_register($12, 1, val)
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun #define read_c0_srsctl()	__read_32bit_c0_register($12, 2)
1350*4882a593Smuzhiyun #define write_c0_srsctl(val)	__write_32bit_c0_register($12, 2, val)
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun #define read_c0_srsmap()	__read_32bit_c0_register($12, 3)
1353*4882a593Smuzhiyun #define write_c0_srsmap(val)	__write_32bit_c0_register($12, 3, val)
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun #define read_c0_ebase()		__read_32bit_c0_register($15, 1)
1356*4882a593Smuzhiyun #define write_c0_ebase(val)	__write_32bit_c0_register($15, 1, val)
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun #define read_c0_cdmmbase()	__read_ulong_c0_register($15, 2)
1359*4882a593Smuzhiyun #define write_c0_cdmmbase(val)	__write_ulong_c0_register($15, 2, val)
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun /* MIPSR3 */
1362*4882a593Smuzhiyun #define read_c0_segctl0()	__read_32bit_c0_register($5, 2)
1363*4882a593Smuzhiyun #define write_c0_segctl0(val)	__write_32bit_c0_register($5, 2, val)
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun #define read_c0_segctl1()	__read_32bit_c0_register($5, 3)
1366*4882a593Smuzhiyun #define write_c0_segctl1(val)	__write_32bit_c0_register($5, 3, val)
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun #define read_c0_segctl2()	__read_32bit_c0_register($5, 4)
1369*4882a593Smuzhiyun #define write_c0_segctl2(val)	__write_32bit_c0_register($5, 4, val)
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun /* Hardware Page Table Walker */
1372*4882a593Smuzhiyun #define read_c0_pwbase()	__read_ulong_c0_register($5, 5)
1373*4882a593Smuzhiyun #define write_c0_pwbase(val)	__write_ulong_c0_register($5, 5, val)
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun #define read_c0_pwfield()	__read_ulong_c0_register($5, 6)
1376*4882a593Smuzhiyun #define write_c0_pwfield(val)	__write_ulong_c0_register($5, 6, val)
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun #define read_c0_pwsize()	__read_ulong_c0_register($5, 7)
1379*4882a593Smuzhiyun #define write_c0_pwsize(val)	__write_ulong_c0_register($5, 7, val)
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun #define read_c0_pwctl()		__read_32bit_c0_register($6, 6)
1382*4882a593Smuzhiyun #define write_c0_pwctl(val)	__write_32bit_c0_register($6, 6, val)
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun /* Cavium OCTEON (cnMIPS) */
1385*4882a593Smuzhiyun #define read_c0_cvmcount()	__read_ulong_c0_register($9, 6)
1386*4882a593Smuzhiyun #define write_c0_cvmcount(val)	__write_ulong_c0_register($9, 6, val)
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun #define read_c0_cvmctl()	__read_64bit_c0_register($9, 7)
1389*4882a593Smuzhiyun #define write_c0_cvmctl(val)	__write_64bit_c0_register($9, 7, val)
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun #define read_c0_cvmmemctl()	__read_64bit_c0_register($11, 7)
1392*4882a593Smuzhiyun #define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
1393*4882a593Smuzhiyun /*
1394*4882a593Smuzhiyun  * The cacheerr registers are not standardized.	 On OCTEON, they are
1395*4882a593Smuzhiyun  * 64 bits wide.
1396*4882a593Smuzhiyun  */
1397*4882a593Smuzhiyun #define read_octeon_c0_icacheerr()	__read_64bit_c0_register($27, 0)
1398*4882a593Smuzhiyun #define write_octeon_c0_icacheerr(val)	__write_64bit_c0_register($27, 0, val)
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun #define read_octeon_c0_dcacheerr()	__read_64bit_c0_register($27, 1)
1401*4882a593Smuzhiyun #define write_octeon_c0_dcacheerr(val)	__write_64bit_c0_register($27, 1, val)
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun /* BMIPS3300 */
1404*4882a593Smuzhiyun #define read_c0_brcm_config_0()		__read_32bit_c0_register($22, 0)
1405*4882a593Smuzhiyun #define write_c0_brcm_config_0(val)	__write_32bit_c0_register($22, 0, val)
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun #define read_c0_brcm_bus_pll()		__read_32bit_c0_register($22, 4)
1408*4882a593Smuzhiyun #define write_c0_brcm_bus_pll(val)	__write_32bit_c0_register($22, 4, val)
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun #define read_c0_brcm_reset()		__read_32bit_c0_register($22, 5)
1411*4882a593Smuzhiyun #define write_c0_brcm_reset(val)	__write_32bit_c0_register($22, 5, val)
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun /* BMIPS43xx */
1414*4882a593Smuzhiyun #define read_c0_brcm_cmt_intr()		__read_32bit_c0_register($22, 1)
1415*4882a593Smuzhiyun #define write_c0_brcm_cmt_intr(val)	__write_32bit_c0_register($22, 1, val)
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun #define read_c0_brcm_cmt_ctrl()		__read_32bit_c0_register($22, 2)
1418*4882a593Smuzhiyun #define write_c0_brcm_cmt_ctrl(val)	__write_32bit_c0_register($22, 2, val)
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun #define read_c0_brcm_cmt_local()	__read_32bit_c0_register($22, 3)
1421*4882a593Smuzhiyun #define write_c0_brcm_cmt_local(val)	__write_32bit_c0_register($22, 3, val)
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun #define read_c0_brcm_config_1()		__read_32bit_c0_register($22, 5)
1424*4882a593Smuzhiyun #define write_c0_brcm_config_1(val)	__write_32bit_c0_register($22, 5, val)
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun #define read_c0_brcm_cbr()		__read_32bit_c0_register($22, 6)
1427*4882a593Smuzhiyun #define write_c0_brcm_cbr(val)		__write_32bit_c0_register($22, 6, val)
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun /* BMIPS5000 */
1430*4882a593Smuzhiyun #define read_c0_brcm_config()		__read_32bit_c0_register($22, 0)
1431*4882a593Smuzhiyun #define write_c0_brcm_config(val)	__write_32bit_c0_register($22, 0, val)
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun #define read_c0_brcm_mode()		__read_32bit_c0_register($22, 1)
1434*4882a593Smuzhiyun #define write_c0_brcm_mode(val)		__write_32bit_c0_register($22, 1, val)
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun #define read_c0_brcm_action()		__read_32bit_c0_register($22, 2)
1437*4882a593Smuzhiyun #define write_c0_brcm_action(val)	__write_32bit_c0_register($22, 2, val)
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun #define read_c0_brcm_edsp()		__read_32bit_c0_register($22, 3)
1440*4882a593Smuzhiyun #define write_c0_brcm_edsp(val)		__write_32bit_c0_register($22, 3, val)
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun #define read_c0_brcm_bootvec()		__read_32bit_c0_register($22, 4)
1443*4882a593Smuzhiyun #define write_c0_brcm_bootvec(val)	__write_32bit_c0_register($22, 4, val)
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun #define read_c0_brcm_sleepcount()	__read_32bit_c0_register($22, 7)
1446*4882a593Smuzhiyun #define write_c0_brcm_sleepcount(val)	__write_32bit_c0_register($22, 7, val)
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun /*
1449*4882a593Smuzhiyun  * Macros to access the floating point coprocessor control registers
1450*4882a593Smuzhiyun  */
1451*4882a593Smuzhiyun #define _read_32bit_cp1_register(source, gas_hardfloat)			\
1452*4882a593Smuzhiyun ({									\
1453*4882a593Smuzhiyun 	unsigned int __res;						\
1454*4882a593Smuzhiyun 									\
1455*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1456*4882a593Smuzhiyun 	"	.set	push					\n"	\
1457*4882a593Smuzhiyun 	"	.set	reorder					\n"	\
1458*4882a593Smuzhiyun 	"	# gas fails to assemble cfc1 for some archs,	\n"	\
1459*4882a593Smuzhiyun 	"	# like Octeon.					\n"	\
1460*4882a593Smuzhiyun 	"	.set	mips1					\n"	\
1461*4882a593Smuzhiyun 	"	"STR(gas_hardfloat)"				\n"	\
1462*4882a593Smuzhiyun 	"	cfc1	%0,"STR(source)"			\n"	\
1463*4882a593Smuzhiyun 	"	.set	pop					\n"	\
1464*4882a593Smuzhiyun 	: "=r" (__res));						\
1465*4882a593Smuzhiyun 	__res;								\
1466*4882a593Smuzhiyun })
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun #define _write_32bit_cp1_register(dest, val, gas_hardfloat)		\
1469*4882a593Smuzhiyun ({									\
1470*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1471*4882a593Smuzhiyun 	"	.set	push					\n"	\
1472*4882a593Smuzhiyun 	"	.set	reorder					\n"	\
1473*4882a593Smuzhiyun 	"	"STR(gas_hardfloat)"				\n"	\
1474*4882a593Smuzhiyun 	"	ctc1	%0,"STR(dest)"				\n"	\
1475*4882a593Smuzhiyun 	"	.set	pop					\n"	\
1476*4882a593Smuzhiyun 	: : "r" (val));							\
1477*4882a593Smuzhiyun })
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun #ifdef GAS_HAS_SET_HARDFLOAT
1480*4882a593Smuzhiyun #define read_32bit_cp1_register(source)					\
1481*4882a593Smuzhiyun 	_read_32bit_cp1_register(source, .set hardfloat)
1482*4882a593Smuzhiyun #define write_32bit_cp1_register(dest, val)				\
1483*4882a593Smuzhiyun 	_write_32bit_cp1_register(dest, val, .set hardfloat)
1484*4882a593Smuzhiyun #else
1485*4882a593Smuzhiyun #define read_32bit_cp1_register(source)					\
1486*4882a593Smuzhiyun 	_read_32bit_cp1_register(source, )
1487*4882a593Smuzhiyun #define write_32bit_cp1_register(dest, val)				\
1488*4882a593Smuzhiyun 	_write_32bit_cp1_register(dest, val, )
1489*4882a593Smuzhiyun #endif
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun #ifdef HAVE_AS_DSP
1492*4882a593Smuzhiyun #define rddsp(mask)							\
1493*4882a593Smuzhiyun ({									\
1494*4882a593Smuzhiyun 	unsigned int __dspctl;						\
1495*4882a593Smuzhiyun 									\
1496*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1497*4882a593Smuzhiyun 	"	.set push					\n"	\
1498*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1499*4882a593Smuzhiyun 	"	rddsp	%0, %x1					\n"	\
1500*4882a593Smuzhiyun 	"	.set pop					\n"	\
1501*4882a593Smuzhiyun 	: "=r" (__dspctl)						\
1502*4882a593Smuzhiyun 	: "i" (mask));							\
1503*4882a593Smuzhiyun 	__dspctl;							\
1504*4882a593Smuzhiyun })
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun #define wrdsp(val, mask)						\
1507*4882a593Smuzhiyun ({									\
1508*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1509*4882a593Smuzhiyun 	"	.set push					\n"	\
1510*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1511*4882a593Smuzhiyun 	"	wrdsp	%0, %x1					\n"	\
1512*4882a593Smuzhiyun 	"	.set pop					\n"	\
1513*4882a593Smuzhiyun 	:								\
1514*4882a593Smuzhiyun 	: "r" (val), "i" (mask));					\
1515*4882a593Smuzhiyun })
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun #define mflo0()								\
1518*4882a593Smuzhiyun ({									\
1519*4882a593Smuzhiyun 	long mflo0;							\
1520*4882a593Smuzhiyun 	__asm__(							\
1521*4882a593Smuzhiyun 	"	.set push					\n"	\
1522*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1523*4882a593Smuzhiyun 	"	mflo %0, $ac0					\n"	\
1524*4882a593Smuzhiyun 	"	.set pop					\n"	\
1525*4882a593Smuzhiyun 	: "=r" (mflo0));						\
1526*4882a593Smuzhiyun 	mflo0;								\
1527*4882a593Smuzhiyun })
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun #define mflo1()								\
1530*4882a593Smuzhiyun ({									\
1531*4882a593Smuzhiyun 	long mflo1;							\
1532*4882a593Smuzhiyun 	__asm__(							\
1533*4882a593Smuzhiyun 	"	.set push					\n"	\
1534*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1535*4882a593Smuzhiyun 	"	mflo %0, $ac1					\n"	\
1536*4882a593Smuzhiyun 	"	.set pop					\n"	\
1537*4882a593Smuzhiyun 	: "=r" (mflo1));						\
1538*4882a593Smuzhiyun 	mflo1;								\
1539*4882a593Smuzhiyun })
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun #define mflo2()								\
1542*4882a593Smuzhiyun ({									\
1543*4882a593Smuzhiyun 	long mflo2;							\
1544*4882a593Smuzhiyun 	__asm__(							\
1545*4882a593Smuzhiyun 	"	.set push					\n"	\
1546*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1547*4882a593Smuzhiyun 	"	mflo %0, $ac2					\n"	\
1548*4882a593Smuzhiyun 	"	.set pop					\n"	\
1549*4882a593Smuzhiyun 	: "=r" (mflo2));						\
1550*4882a593Smuzhiyun 	mflo2;								\
1551*4882a593Smuzhiyun })
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun #define mflo3()								\
1554*4882a593Smuzhiyun ({									\
1555*4882a593Smuzhiyun 	long mflo3;							\
1556*4882a593Smuzhiyun 	__asm__(							\
1557*4882a593Smuzhiyun 	"	.set push					\n"	\
1558*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1559*4882a593Smuzhiyun 	"	mflo %0, $ac3					\n"	\
1560*4882a593Smuzhiyun 	"	.set pop					\n"	\
1561*4882a593Smuzhiyun 	: "=r" (mflo3));						\
1562*4882a593Smuzhiyun 	mflo3;								\
1563*4882a593Smuzhiyun })
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun #define mfhi0()								\
1566*4882a593Smuzhiyun ({									\
1567*4882a593Smuzhiyun 	long mfhi0;							\
1568*4882a593Smuzhiyun 	__asm__(							\
1569*4882a593Smuzhiyun 	"	.set push					\n"	\
1570*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1571*4882a593Smuzhiyun 	"	mfhi %0, $ac0					\n"	\
1572*4882a593Smuzhiyun 	"	.set pop					\n"	\
1573*4882a593Smuzhiyun 	: "=r" (mfhi0));						\
1574*4882a593Smuzhiyun 	mfhi0;								\
1575*4882a593Smuzhiyun })
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun #define mfhi1()								\
1578*4882a593Smuzhiyun ({									\
1579*4882a593Smuzhiyun 	long mfhi1;							\
1580*4882a593Smuzhiyun 	__asm__(							\
1581*4882a593Smuzhiyun 	"	.set push					\n"	\
1582*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1583*4882a593Smuzhiyun 	"	mfhi %0, $ac1					\n"	\
1584*4882a593Smuzhiyun 	"	.set pop					\n"	\
1585*4882a593Smuzhiyun 	: "=r" (mfhi1));						\
1586*4882a593Smuzhiyun 	mfhi1;								\
1587*4882a593Smuzhiyun })
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun #define mfhi2()								\
1590*4882a593Smuzhiyun ({									\
1591*4882a593Smuzhiyun 	long mfhi2;							\
1592*4882a593Smuzhiyun 	__asm__(							\
1593*4882a593Smuzhiyun 	"	.set push					\n"	\
1594*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1595*4882a593Smuzhiyun 	"	mfhi %0, $ac2					\n"	\
1596*4882a593Smuzhiyun 	"	.set pop					\n"	\
1597*4882a593Smuzhiyun 	: "=r" (mfhi2));						\
1598*4882a593Smuzhiyun 	mfhi2;								\
1599*4882a593Smuzhiyun })
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun #define mfhi3()								\
1602*4882a593Smuzhiyun ({									\
1603*4882a593Smuzhiyun 	long mfhi3;							\
1604*4882a593Smuzhiyun 	__asm__(							\
1605*4882a593Smuzhiyun 	"	.set push					\n"	\
1606*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1607*4882a593Smuzhiyun 	"	mfhi %0, $ac3					\n"	\
1608*4882a593Smuzhiyun 	"	.set pop					\n"	\
1609*4882a593Smuzhiyun 	: "=r" (mfhi3));						\
1610*4882a593Smuzhiyun 	mfhi3;								\
1611*4882a593Smuzhiyun })
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun #define mtlo0(x)							\
1615*4882a593Smuzhiyun ({									\
1616*4882a593Smuzhiyun 	__asm__(							\
1617*4882a593Smuzhiyun 	"	.set push					\n"	\
1618*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1619*4882a593Smuzhiyun 	"	mtlo %0, $ac0					\n"	\
1620*4882a593Smuzhiyun 	"	.set pop					\n"	\
1621*4882a593Smuzhiyun 	:								\
1622*4882a593Smuzhiyun 	: "r" (x));							\
1623*4882a593Smuzhiyun })
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun #define mtlo1(x)							\
1626*4882a593Smuzhiyun ({									\
1627*4882a593Smuzhiyun 	__asm__(							\
1628*4882a593Smuzhiyun 	"	.set push					\n"	\
1629*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1630*4882a593Smuzhiyun 	"	mtlo %0, $ac1					\n"	\
1631*4882a593Smuzhiyun 	"	.set pop					\n"	\
1632*4882a593Smuzhiyun 	:								\
1633*4882a593Smuzhiyun 	: "r" (x));							\
1634*4882a593Smuzhiyun })
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun #define mtlo2(x)							\
1637*4882a593Smuzhiyun ({									\
1638*4882a593Smuzhiyun 	__asm__(							\
1639*4882a593Smuzhiyun 	"	.set push					\n"	\
1640*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1641*4882a593Smuzhiyun 	"	mtlo %0, $ac2					\n"	\
1642*4882a593Smuzhiyun 	"	.set pop					\n"	\
1643*4882a593Smuzhiyun 	:								\
1644*4882a593Smuzhiyun 	: "r" (x));							\
1645*4882a593Smuzhiyun })
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun #define mtlo3(x)							\
1648*4882a593Smuzhiyun ({									\
1649*4882a593Smuzhiyun 	__asm__(							\
1650*4882a593Smuzhiyun 	"	.set push					\n"	\
1651*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1652*4882a593Smuzhiyun 	"	mtlo %0, $ac3					\n"	\
1653*4882a593Smuzhiyun 	"	.set pop					\n"	\
1654*4882a593Smuzhiyun 	:								\
1655*4882a593Smuzhiyun 	: "r" (x));							\
1656*4882a593Smuzhiyun })
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun #define mthi0(x)							\
1659*4882a593Smuzhiyun ({									\
1660*4882a593Smuzhiyun 	__asm__(							\
1661*4882a593Smuzhiyun 	"	.set push					\n"	\
1662*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1663*4882a593Smuzhiyun 	"	mthi %0, $ac0					\n"	\
1664*4882a593Smuzhiyun 	"	.set pop					\n"	\
1665*4882a593Smuzhiyun 	:								\
1666*4882a593Smuzhiyun 	: "r" (x));							\
1667*4882a593Smuzhiyun })
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun #define mthi1(x)							\
1670*4882a593Smuzhiyun ({									\
1671*4882a593Smuzhiyun 	__asm__(							\
1672*4882a593Smuzhiyun 	"	.set push					\n"	\
1673*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1674*4882a593Smuzhiyun 	"	mthi %0, $ac1					\n"	\
1675*4882a593Smuzhiyun 	"	.set pop					\n"	\
1676*4882a593Smuzhiyun 	:								\
1677*4882a593Smuzhiyun 	: "r" (x));							\
1678*4882a593Smuzhiyun })
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun #define mthi2(x)							\
1681*4882a593Smuzhiyun ({									\
1682*4882a593Smuzhiyun 	__asm__(							\
1683*4882a593Smuzhiyun 	"	.set push					\n"	\
1684*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1685*4882a593Smuzhiyun 	"	mthi %0, $ac2					\n"	\
1686*4882a593Smuzhiyun 	"	.set pop					\n"	\
1687*4882a593Smuzhiyun 	:								\
1688*4882a593Smuzhiyun 	: "r" (x));							\
1689*4882a593Smuzhiyun })
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun #define mthi3(x)							\
1692*4882a593Smuzhiyun ({									\
1693*4882a593Smuzhiyun 	__asm__(							\
1694*4882a593Smuzhiyun 	"	.set push					\n"	\
1695*4882a593Smuzhiyun 	"	.set dsp					\n"	\
1696*4882a593Smuzhiyun 	"	mthi %0, $ac3					\n"	\
1697*4882a593Smuzhiyun 	"	.set pop					\n"	\
1698*4882a593Smuzhiyun 	:								\
1699*4882a593Smuzhiyun 	: "r" (x));							\
1700*4882a593Smuzhiyun })
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun #else
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun #ifdef CONFIG_CPU_MICROMIPS
1705*4882a593Smuzhiyun #define rddsp(mask)							\
1706*4882a593Smuzhiyun ({									\
1707*4882a593Smuzhiyun 	unsigned int __res;						\
1708*4882a593Smuzhiyun 									\
1709*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1710*4882a593Smuzhiyun 	"	.set	push					\n"	\
1711*4882a593Smuzhiyun 	"	.set	noat					\n"	\
1712*4882a593Smuzhiyun 	"	# rddsp $1, %x1					\n"	\
1713*4882a593Smuzhiyun 	"	.hword	((0x0020067c | (%x1 << 14)) >> 16)	\n"	\
1714*4882a593Smuzhiyun 	"	.hword	((0x0020067c | (%x1 << 14)) & 0xffff)	\n"	\
1715*4882a593Smuzhiyun 	"	move	%0, $1					\n"	\
1716*4882a593Smuzhiyun 	"	.set	pop					\n"	\
1717*4882a593Smuzhiyun 	: "=r" (__res)							\
1718*4882a593Smuzhiyun 	: "i" (mask));							\
1719*4882a593Smuzhiyun 	__res;								\
1720*4882a593Smuzhiyun })
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun #define wrdsp(val, mask)						\
1723*4882a593Smuzhiyun ({									\
1724*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1725*4882a593Smuzhiyun 	"	.set	push					\n"	\
1726*4882a593Smuzhiyun 	"	.set	noat					\n"	\
1727*4882a593Smuzhiyun 	"	move	$1, %0					\n"	\
1728*4882a593Smuzhiyun 	"	# wrdsp $1, %x1					\n"	\
1729*4882a593Smuzhiyun 	"	.hword	((0x0020167c | (%x1 << 14)) >> 16)	\n"	\
1730*4882a593Smuzhiyun 	"	.hword	((0x0020167c | (%x1 << 14)) & 0xffff)	\n"	\
1731*4882a593Smuzhiyun 	"	.set	pop					\n"	\
1732*4882a593Smuzhiyun 	:								\
1733*4882a593Smuzhiyun 	: "r" (val), "i" (mask));					\
1734*4882a593Smuzhiyun })
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun #define _umips_dsp_mfxxx(ins)						\
1737*4882a593Smuzhiyun ({									\
1738*4882a593Smuzhiyun 	unsigned long __treg;						\
1739*4882a593Smuzhiyun 									\
1740*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1741*4882a593Smuzhiyun 	"	.set	push					\n"	\
1742*4882a593Smuzhiyun 	"	.set	noat					\n"	\
1743*4882a593Smuzhiyun 	"	.hword	0x0001					\n"	\
1744*4882a593Smuzhiyun 	"	.hword	%x1					\n"	\
1745*4882a593Smuzhiyun 	"	move	%0, $1					\n"	\
1746*4882a593Smuzhiyun 	"	.set	pop					\n"	\
1747*4882a593Smuzhiyun 	: "=r" (__treg)							\
1748*4882a593Smuzhiyun 	: "i" (ins));							\
1749*4882a593Smuzhiyun 	__treg;								\
1750*4882a593Smuzhiyun })
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun #define _umips_dsp_mtxxx(val, ins)					\
1753*4882a593Smuzhiyun ({									\
1754*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1755*4882a593Smuzhiyun 	"	.set	push					\n"	\
1756*4882a593Smuzhiyun 	"	.set	noat					\n"	\
1757*4882a593Smuzhiyun 	"	move	$1, %0					\n"	\
1758*4882a593Smuzhiyun 	"	.hword	0x0001					\n"	\
1759*4882a593Smuzhiyun 	"	.hword	%x1					\n"	\
1760*4882a593Smuzhiyun 	"	.set	pop					\n"	\
1761*4882a593Smuzhiyun 	:								\
1762*4882a593Smuzhiyun 	: "r" (val), "i" (ins));					\
1763*4882a593Smuzhiyun })
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun #define _umips_dsp_mflo(reg) _umips_dsp_mfxxx((reg << 14) | 0x107c)
1766*4882a593Smuzhiyun #define _umips_dsp_mfhi(reg) _umips_dsp_mfxxx((reg << 14) | 0x007c)
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun #define _umips_dsp_mtlo(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x307c))
1769*4882a593Smuzhiyun #define _umips_dsp_mthi(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x207c))
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun #define mflo0() _umips_dsp_mflo(0)
1772*4882a593Smuzhiyun #define mflo1() _umips_dsp_mflo(1)
1773*4882a593Smuzhiyun #define mflo2() _umips_dsp_mflo(2)
1774*4882a593Smuzhiyun #define mflo3() _umips_dsp_mflo(3)
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun #define mfhi0() _umips_dsp_mfhi(0)
1777*4882a593Smuzhiyun #define mfhi1() _umips_dsp_mfhi(1)
1778*4882a593Smuzhiyun #define mfhi2() _umips_dsp_mfhi(2)
1779*4882a593Smuzhiyun #define mfhi3() _umips_dsp_mfhi(3)
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun #define mtlo0(x) _umips_dsp_mtlo(x, 0)
1782*4882a593Smuzhiyun #define mtlo1(x) _umips_dsp_mtlo(x, 1)
1783*4882a593Smuzhiyun #define mtlo2(x) _umips_dsp_mtlo(x, 2)
1784*4882a593Smuzhiyun #define mtlo3(x) _umips_dsp_mtlo(x, 3)
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun #define mthi0(x) _umips_dsp_mthi(x, 0)
1787*4882a593Smuzhiyun #define mthi1(x) _umips_dsp_mthi(x, 1)
1788*4882a593Smuzhiyun #define mthi2(x) _umips_dsp_mthi(x, 2)
1789*4882a593Smuzhiyun #define mthi3(x) _umips_dsp_mthi(x, 3)
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun #else  /* !CONFIG_CPU_MICROMIPS */
1792*4882a593Smuzhiyun #define rddsp(mask)							\
1793*4882a593Smuzhiyun ({									\
1794*4882a593Smuzhiyun 	unsigned int __res;						\
1795*4882a593Smuzhiyun 									\
1796*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1797*4882a593Smuzhiyun 	"	.set	push				\n"		\
1798*4882a593Smuzhiyun 	"	.set	noat				\n"		\
1799*4882a593Smuzhiyun 	"	# rddsp $1, %x1				\n"		\
1800*4882a593Smuzhiyun 	"	.word	0x7c000cb8 | (%x1 << 16)	\n"		\
1801*4882a593Smuzhiyun 	"	move	%0, $1				\n"		\
1802*4882a593Smuzhiyun 	"	.set	pop				\n"		\
1803*4882a593Smuzhiyun 	: "=r" (__res)							\
1804*4882a593Smuzhiyun 	: "i" (mask));							\
1805*4882a593Smuzhiyun 	__res;								\
1806*4882a593Smuzhiyun })
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun #define wrdsp(val, mask)						\
1809*4882a593Smuzhiyun ({									\
1810*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1811*4882a593Smuzhiyun 	"	.set	push					\n"	\
1812*4882a593Smuzhiyun 	"	.set	noat					\n"	\
1813*4882a593Smuzhiyun 	"	move	$1, %0					\n"	\
1814*4882a593Smuzhiyun 	"	# wrdsp $1, %x1					\n"	\
1815*4882a593Smuzhiyun 	"	.word	0x7c2004f8 | (%x1 << 11)		\n"	\
1816*4882a593Smuzhiyun 	"	.set	pop					\n"	\
1817*4882a593Smuzhiyun 	:								\
1818*4882a593Smuzhiyun 	: "r" (val), "i" (mask));					\
1819*4882a593Smuzhiyun })
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun #define _dsp_mfxxx(ins)							\
1822*4882a593Smuzhiyun ({									\
1823*4882a593Smuzhiyun 	unsigned long __treg;						\
1824*4882a593Smuzhiyun 									\
1825*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1826*4882a593Smuzhiyun 	"	.set	push					\n"	\
1827*4882a593Smuzhiyun 	"	.set	noat					\n"	\
1828*4882a593Smuzhiyun 	"	.word	(0x00000810 | %1)			\n"	\
1829*4882a593Smuzhiyun 	"	move	%0, $1					\n"	\
1830*4882a593Smuzhiyun 	"	.set	pop					\n"	\
1831*4882a593Smuzhiyun 	: "=r" (__treg)							\
1832*4882a593Smuzhiyun 	: "i" (ins));							\
1833*4882a593Smuzhiyun 	__treg;								\
1834*4882a593Smuzhiyun })
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun #define _dsp_mtxxx(val, ins)						\
1837*4882a593Smuzhiyun ({									\
1838*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1839*4882a593Smuzhiyun 	"	.set	push					\n"	\
1840*4882a593Smuzhiyun 	"	.set	noat					\n"	\
1841*4882a593Smuzhiyun 	"	move	$1, %0					\n"	\
1842*4882a593Smuzhiyun 	"	.word	(0x00200011 | %1)			\n"	\
1843*4882a593Smuzhiyun 	"	.set	pop					\n"	\
1844*4882a593Smuzhiyun 	:								\
1845*4882a593Smuzhiyun 	: "r" (val), "i" (ins));					\
1846*4882a593Smuzhiyun })
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun #define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
1849*4882a593Smuzhiyun #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
1852*4882a593Smuzhiyun #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun #define mflo0() _dsp_mflo(0)
1855*4882a593Smuzhiyun #define mflo1() _dsp_mflo(1)
1856*4882a593Smuzhiyun #define mflo2() _dsp_mflo(2)
1857*4882a593Smuzhiyun #define mflo3() _dsp_mflo(3)
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun #define mfhi0() _dsp_mfhi(0)
1860*4882a593Smuzhiyun #define mfhi1() _dsp_mfhi(1)
1861*4882a593Smuzhiyun #define mfhi2() _dsp_mfhi(2)
1862*4882a593Smuzhiyun #define mfhi3() _dsp_mfhi(3)
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun #define mtlo0(x) _dsp_mtlo(x, 0)
1865*4882a593Smuzhiyun #define mtlo1(x) _dsp_mtlo(x, 1)
1866*4882a593Smuzhiyun #define mtlo2(x) _dsp_mtlo(x, 2)
1867*4882a593Smuzhiyun #define mtlo3(x) _dsp_mtlo(x, 3)
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun #define mthi0(x) _dsp_mthi(x, 0)
1870*4882a593Smuzhiyun #define mthi1(x) _dsp_mthi(x, 1)
1871*4882a593Smuzhiyun #define mthi2(x) _dsp_mthi(x, 2)
1872*4882a593Smuzhiyun #define mthi3(x) _dsp_mthi(x, 3)
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun #endif /* CONFIG_CPU_MICROMIPS */
1875*4882a593Smuzhiyun #endif
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun /*
1878*4882a593Smuzhiyun  * TLB operations.
1879*4882a593Smuzhiyun  *
1880*4882a593Smuzhiyun  * It is responsibility of the caller to take care of any TLB hazards.
1881*4882a593Smuzhiyun  */
tlb_probe(void)1882*4882a593Smuzhiyun static inline void tlb_probe(void)
1883*4882a593Smuzhiyun {
1884*4882a593Smuzhiyun 	__asm__ __volatile__(
1885*4882a593Smuzhiyun 		".set noreorder\n\t"
1886*4882a593Smuzhiyun 		"tlbp\n\t"
1887*4882a593Smuzhiyun 		".set reorder");
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun 
tlb_read(void)1890*4882a593Smuzhiyun static inline void tlb_read(void)
1891*4882a593Smuzhiyun {
1892*4882a593Smuzhiyun #if MIPS34K_MISSED_ITLB_WAR
1893*4882a593Smuzhiyun 	int res = 0;
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	__asm__ __volatile__(
1896*4882a593Smuzhiyun 	"	.set	push					\n"
1897*4882a593Smuzhiyun 	"	.set	noreorder				\n"
1898*4882a593Smuzhiyun 	"	.set	noat					\n"
1899*4882a593Smuzhiyun 	"	.set	mips32r2				\n"
1900*4882a593Smuzhiyun 	"	.word	0x41610001		# dvpe $1	\n"
1901*4882a593Smuzhiyun 	"	move	%0, $1					\n"
1902*4882a593Smuzhiyun 	"	ehb						\n"
1903*4882a593Smuzhiyun 	"	.set	pop					\n"
1904*4882a593Smuzhiyun 	: "=r" (res));
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	instruction_hazard();
1907*4882a593Smuzhiyun #endif
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 	__asm__ __volatile__(
1910*4882a593Smuzhiyun 		".set noreorder\n\t"
1911*4882a593Smuzhiyun 		"tlbr\n\t"
1912*4882a593Smuzhiyun 		".set reorder");
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun #if MIPS34K_MISSED_ITLB_WAR
1915*4882a593Smuzhiyun 	if ((res & _ULCAST_(1)))
1916*4882a593Smuzhiyun 		__asm__ __volatile__(
1917*4882a593Smuzhiyun 		"	.set	push				\n"
1918*4882a593Smuzhiyun 		"	.set	noreorder			\n"
1919*4882a593Smuzhiyun 		"	.set	noat				\n"
1920*4882a593Smuzhiyun 		"	.set	mips32r2			\n"
1921*4882a593Smuzhiyun 		"	.word	0x41600021	# evpe		\n"
1922*4882a593Smuzhiyun 		"	ehb					\n"
1923*4882a593Smuzhiyun 		"	.set	pop				\n");
1924*4882a593Smuzhiyun #endif
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun 
tlb_write_indexed(void)1927*4882a593Smuzhiyun static inline void tlb_write_indexed(void)
1928*4882a593Smuzhiyun {
1929*4882a593Smuzhiyun 	__asm__ __volatile__(
1930*4882a593Smuzhiyun 		".set noreorder\n\t"
1931*4882a593Smuzhiyun 		"tlbwi\n\t"
1932*4882a593Smuzhiyun 		".set reorder");
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun 
tlb_write_random(void)1935*4882a593Smuzhiyun static inline void tlb_write_random(void)
1936*4882a593Smuzhiyun {
1937*4882a593Smuzhiyun 	__asm__ __volatile__(
1938*4882a593Smuzhiyun 		".set noreorder\n\t"
1939*4882a593Smuzhiyun 		"tlbwr\n\t"
1940*4882a593Smuzhiyun 		".set reorder");
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun /*
1944*4882a593Smuzhiyun  * Manipulate bits in a c0 register.
1945*4882a593Smuzhiyun  */
1946*4882a593Smuzhiyun #define __BUILD_SET_C0(name)					\
1947*4882a593Smuzhiyun static inline unsigned int					\
1948*4882a593Smuzhiyun set_c0_##name(unsigned int set)					\
1949*4882a593Smuzhiyun {								\
1950*4882a593Smuzhiyun 	unsigned int res, new;					\
1951*4882a593Smuzhiyun 								\
1952*4882a593Smuzhiyun 	res = read_c0_##name();					\
1953*4882a593Smuzhiyun 	new = res | set;					\
1954*4882a593Smuzhiyun 	write_c0_##name(new);					\
1955*4882a593Smuzhiyun 								\
1956*4882a593Smuzhiyun 	return res;						\
1957*4882a593Smuzhiyun }								\
1958*4882a593Smuzhiyun 								\
1959*4882a593Smuzhiyun static inline unsigned int					\
1960*4882a593Smuzhiyun clear_c0_##name(unsigned int clear)				\
1961*4882a593Smuzhiyun {								\
1962*4882a593Smuzhiyun 	unsigned int res, new;					\
1963*4882a593Smuzhiyun 								\
1964*4882a593Smuzhiyun 	res = read_c0_##name();					\
1965*4882a593Smuzhiyun 	new = res & ~clear;					\
1966*4882a593Smuzhiyun 	write_c0_##name(new);					\
1967*4882a593Smuzhiyun 								\
1968*4882a593Smuzhiyun 	return res;						\
1969*4882a593Smuzhiyun }								\
1970*4882a593Smuzhiyun 								\
1971*4882a593Smuzhiyun static inline unsigned int					\
1972*4882a593Smuzhiyun change_c0_##name(unsigned int change, unsigned int val)		\
1973*4882a593Smuzhiyun {								\
1974*4882a593Smuzhiyun 	unsigned int res, new;					\
1975*4882a593Smuzhiyun 								\
1976*4882a593Smuzhiyun 	res = read_c0_##name();					\
1977*4882a593Smuzhiyun 	new = res & ~change;					\
1978*4882a593Smuzhiyun 	new |= (val & change);					\
1979*4882a593Smuzhiyun 	write_c0_##name(new);					\
1980*4882a593Smuzhiyun 								\
1981*4882a593Smuzhiyun 	return res;						\
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun __BUILD_SET_C0(status)
__BUILD_SET_C0(cause)1985*4882a593Smuzhiyun __BUILD_SET_C0(cause)
1986*4882a593Smuzhiyun __BUILD_SET_C0(config)
1987*4882a593Smuzhiyun __BUILD_SET_C0(config5)
1988*4882a593Smuzhiyun __BUILD_SET_C0(intcontrol)
1989*4882a593Smuzhiyun __BUILD_SET_C0(intctl)
1990*4882a593Smuzhiyun __BUILD_SET_C0(srsmap)
1991*4882a593Smuzhiyun __BUILD_SET_C0(pagegrain)
1992*4882a593Smuzhiyun __BUILD_SET_C0(brcm_config_0)
1993*4882a593Smuzhiyun __BUILD_SET_C0(brcm_bus_pll)
1994*4882a593Smuzhiyun __BUILD_SET_C0(brcm_reset)
1995*4882a593Smuzhiyun __BUILD_SET_C0(brcm_cmt_intr)
1996*4882a593Smuzhiyun __BUILD_SET_C0(brcm_cmt_ctrl)
1997*4882a593Smuzhiyun __BUILD_SET_C0(brcm_config)
1998*4882a593Smuzhiyun __BUILD_SET_C0(brcm_mode)
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun /*
2001*4882a593Smuzhiyun  * Return low 10 bits of ebase.
2002*4882a593Smuzhiyun  * Note that under KVM (MIPSVZ) this returns vcpu id.
2003*4882a593Smuzhiyun  */
2004*4882a593Smuzhiyun static inline unsigned int get_ebase_cpunum(void)
2005*4882a593Smuzhiyun {
2006*4882a593Smuzhiyun 	return read_c0_ebase() & 0x3ff;
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun 
2009*4882a593Smuzhiyun #endif /* !__ASSEMBLY__ */
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun #endif /* _ASM_MIPSREGS_H */
2012