1*4882a593Smuzhiyun/dts-v1/; 2*4882a593Smuzhiyun 3*4882a593Smuzhiyun#include <dt-bindings/clock/boston-clock.h> 4*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 5*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 6*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/mips-gic.h> 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/ { 9*4882a593Smuzhiyun #address-cells = <1>; 10*4882a593Smuzhiyun #size-cells = <1>; 11*4882a593Smuzhiyun compatible = "img,boston"; 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun chosen { 14*4882a593Smuzhiyun stdout-path = &uart0; 15*4882a593Smuzhiyun }; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun cpus { 18*4882a593Smuzhiyun #address-cells = <1>; 19*4882a593Smuzhiyun #size-cells = <0>; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun cpu@0 { 22*4882a593Smuzhiyun device_type = "cpu"; 23*4882a593Smuzhiyun compatible = "img,mips"; 24*4882a593Smuzhiyun reg = <0>; 25*4882a593Smuzhiyun clocks = <&clk_boston BOSTON_CLK_CPU>; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun memory@0 { 30*4882a593Smuzhiyun device_type = "memory"; 31*4882a593Smuzhiyun reg = <0x00000000 0x10000000>; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun gic: interrupt-controller { 35*4882a593Smuzhiyun compatible = "mti,gic"; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun interrupt-controller; 38*4882a593Smuzhiyun #interrupt-cells = <3>; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun timer { 41*4882a593Smuzhiyun compatible = "mti,gic-timer"; 42*4882a593Smuzhiyun interrupts = <GIC_LOCAL 1 IRQ_TYPE_NONE>; 43*4882a593Smuzhiyun clocks = <&clk_boston BOSTON_CLK_CPU>; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun pci0: pci@10000000 { 48*4882a593Smuzhiyun status = "disabled"; 49*4882a593Smuzhiyun compatible = "xlnx,axi-pcie-host-1.00.a"; 50*4882a593Smuzhiyun device_type = "pci"; 51*4882a593Smuzhiyun reg = <0x10000000 0x2000000>; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #address-cells = <3>; 54*4882a593Smuzhiyun #size-cells = <2>; 55*4882a593Smuzhiyun #interrupt-cells = <1>; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun interrupt-parent = <&gic>; 58*4882a593Smuzhiyun interrupts = <GIC_SHARED 2 IRQ_TYPE_LEVEL_HIGH>; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun ranges = <0x02000000 0 0x40000000 61*4882a593Smuzhiyun 0x40000000 0 0x40000000>; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 7>; 64*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &pci0_intc 0>, 65*4882a593Smuzhiyun <0 0 0 2 &pci0_intc 1>, 66*4882a593Smuzhiyun <0 0 0 3 &pci0_intc 2>, 67*4882a593Smuzhiyun <0 0 0 4 &pci0_intc 3>; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun pci0_intc: interrupt-controller { 70*4882a593Smuzhiyun interrupt-controller; 71*4882a593Smuzhiyun #address-cells = <0>; 72*4882a593Smuzhiyun #interrupt-cells = <1>; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun pci1: pci@12000000 { 77*4882a593Smuzhiyun status = "disabled"; 78*4882a593Smuzhiyun compatible = "xlnx,axi-pcie-host-1.00.a"; 79*4882a593Smuzhiyun device_type = "pci"; 80*4882a593Smuzhiyun reg = <0x12000000 0x2000000>; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #address-cells = <3>; 83*4882a593Smuzhiyun #size-cells = <2>; 84*4882a593Smuzhiyun #interrupt-cells = <1>; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun interrupt-parent = <&gic>; 87*4882a593Smuzhiyun interrupts = <GIC_SHARED 1 IRQ_TYPE_LEVEL_HIGH>; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun ranges = <0x02000000 0 0x20000000 90*4882a593Smuzhiyun 0x20000000 0 0x20000000>; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 7>; 93*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &pci1_intc 0>, 94*4882a593Smuzhiyun <0 0 0 2 &pci1_intc 1>, 95*4882a593Smuzhiyun <0 0 0 3 &pci1_intc 2>, 96*4882a593Smuzhiyun <0 0 0 4 &pci1_intc 3>; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun pci1_intc: interrupt-controller { 99*4882a593Smuzhiyun interrupt-controller; 100*4882a593Smuzhiyun #address-cells = <0>; 101*4882a593Smuzhiyun #interrupt-cells = <1>; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun pci2: pci@14000000 { 106*4882a593Smuzhiyun compatible = "xlnx,axi-pcie-host-1.00.a"; 107*4882a593Smuzhiyun device_type = "pci"; 108*4882a593Smuzhiyun reg = <0x14000000 0x2000000>; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #address-cells = <3>; 111*4882a593Smuzhiyun #size-cells = <2>; 112*4882a593Smuzhiyun #interrupt-cells = <1>; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun interrupt-parent = <&gic>; 115*4882a593Smuzhiyun interrupts = <GIC_SHARED 0 IRQ_TYPE_LEVEL_HIGH>; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun ranges = <0x02000000 0 0x16000000 118*4882a593Smuzhiyun 0x16000000 0 0x100000>; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 7>; 121*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &pci2_intc 0>, 122*4882a593Smuzhiyun <0 0 0 2 &pci2_intc 1>, 123*4882a593Smuzhiyun <0 0 0 3 &pci2_intc 2>, 124*4882a593Smuzhiyun <0 0 0 4 &pci2_intc 3>; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun pci2_intc: interrupt-controller { 127*4882a593Smuzhiyun interrupt-controller; 128*4882a593Smuzhiyun #address-cells = <0>; 129*4882a593Smuzhiyun #interrupt-cells = <1>; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun pci2_root@0,0,0 { 133*4882a593Smuzhiyun compatible = "pci10ee,7021"; 134*4882a593Smuzhiyun reg = <0x00000000 0 0 0 0>; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #address-cells = <3>; 137*4882a593Smuzhiyun #size-cells = <2>; 138*4882a593Smuzhiyun #interrupt-cells = <1>; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun eg20t_bridge@1,0,0 { 141*4882a593Smuzhiyun compatible = "pci8086,8800"; 142*4882a593Smuzhiyun reg = <0x00010000 0 0 0 0>; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #address-cells = <3>; 145*4882a593Smuzhiyun #size-cells = <2>; 146*4882a593Smuzhiyun #interrupt-cells = <1>; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun eg20t_mac@2,0,1 { 149*4882a593Smuzhiyun compatible = "pci8086,8802"; 150*4882a593Smuzhiyun reg = <0x00020100 0 0 0 0>; 151*4882a593Smuzhiyun phy-reset-gpios = <&eg20t_gpio 6 GPIO_ACTIVE_LOW>; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun eg20t_gpio: eg20t_gpio@2,0,2 { 155*4882a593Smuzhiyun compatible = "pci8086,8803"; 156*4882a593Smuzhiyun reg = <0x00020200 0 0 0 0>; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun gpio-controller; 159*4882a593Smuzhiyun #gpio-cells = <2>; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun eg20t_i2c@2,12,2 { 163*4882a593Smuzhiyun compatible = "pci8086,8817"; 164*4882a593Smuzhiyun reg = <0x00026200 0 0 0 0>; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #address-cells = <1>; 167*4882a593Smuzhiyun #size-cells = <0>; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun rtc@0x68 { 170*4882a593Smuzhiyun compatible = "st,m41t81s"; 171*4882a593Smuzhiyun reg = <0x68>; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun plat_regs: system-controller@17ffd000 { 179*4882a593Smuzhiyun compatible = "img,boston-platform-regs", "syscon"; 180*4882a593Smuzhiyun reg = <0x17ffd000 0x1000>; 181*4882a593Smuzhiyun u-boot,dm-pre-reloc; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun clk_boston: clock { 185*4882a593Smuzhiyun compatible = "img,boston-clock"; 186*4882a593Smuzhiyun #clock-cells = <1>; 187*4882a593Smuzhiyun regmap = <&plat_regs>; 188*4882a593Smuzhiyun u-boot,dm-pre-reloc; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun reboot: syscon-reboot { 192*4882a593Smuzhiyun compatible = "syscon-reboot"; 193*4882a593Smuzhiyun regmap = <&plat_regs>; 194*4882a593Smuzhiyun offset = <0x10>; 195*4882a593Smuzhiyun mask = <0x10>; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun uart0: uart@17ffe000 { 199*4882a593Smuzhiyun compatible = "ns16550a"; 200*4882a593Smuzhiyun reg = <0x17ffe000 0x1000>; 201*4882a593Smuzhiyun reg-shift = <2>; 202*4882a593Smuzhiyun reg-io-width = <4>; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun interrupt-parent = <&gic>; 205*4882a593Smuzhiyun interrupts = <GIC_SHARED 3 IRQ_TYPE_LEVEL_HIGH>; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun clocks = <&clk_boston BOSTON_CLK_SYS>; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun u-boot,dm-pre-reloc; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun lcd: lcd@17fff000 { 213*4882a593Smuzhiyun compatible = "img,boston-lcd"; 214*4882a593Smuzhiyun reg = <0x17fff000 0x8>; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun flash@18000000 { 218*4882a593Smuzhiyun compatible = "cfi-flash"; 219*4882a593Smuzhiyun reg = <0x18000000 0x8000000>; 220*4882a593Smuzhiyun bank-width = <2>; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun}; 223