1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 8*4882a593Smuzhiyun#include "skeleton.dtsi" 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun compatible = "qca,ar933x"; 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #address-cells = <1>; 14*4882a593Smuzhiyun #size-cells = <1>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun cpus { 17*4882a593Smuzhiyun #address-cells = <1>; 18*4882a593Smuzhiyun #size-cells = <0>; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun cpu@0 { 21*4882a593Smuzhiyun device_type = "cpu"; 22*4882a593Smuzhiyun compatible = "mips,mips24Kc"; 23*4882a593Smuzhiyun reg = <0>; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun }; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun clocks { 28*4882a593Smuzhiyun #address-cells = <1>; 29*4882a593Smuzhiyun #size-cells = <1>; 30*4882a593Smuzhiyun ranges; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun xtal: xtal { 33*4882a593Smuzhiyun #clock-cells = <0>; 34*4882a593Smuzhiyun compatible = "fixed-clock"; 35*4882a593Smuzhiyun clock-output-names = "xtal"; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun pinctrl { 40*4882a593Smuzhiyun u-boot,dm-pre-reloc; 41*4882a593Smuzhiyun compatible = "qca,ar933x-pinctrl"; 42*4882a593Smuzhiyun ranges; 43*4882a593Smuzhiyun #address-cells = <1>; 44*4882a593Smuzhiyun #size-cells = <1>; 45*4882a593Smuzhiyun reg = <0x18040000 0x100>; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun ahb { 49*4882a593Smuzhiyun compatible = "simple-bus"; 50*4882a593Smuzhiyun ranges; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #address-cells = <1>; 53*4882a593Smuzhiyun #size-cells = <1>; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun apb { 56*4882a593Smuzhiyun compatible = "simple-bus"; 57*4882a593Smuzhiyun ranges; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #address-cells = <1>; 60*4882a593Smuzhiyun #size-cells = <1>; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun ehci0: ehci@1b000100 { 63*4882a593Smuzhiyun compatible = "generic-ehci"; 64*4882a593Smuzhiyun reg = <0x1b000100 0x100>; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun status = "disabled"; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun uart0: uart@18020000 { 70*4882a593Smuzhiyun compatible = "qca,ar9330-uart"; 71*4882a593Smuzhiyun reg = <0x18020000 0x20>; 72*4882a593Smuzhiyun interrupts = <128 IRQ_TYPE_LEVEL_HIGH>; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun status = "disabled"; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun gmac0: eth@0x19000000 { 78*4882a593Smuzhiyun compatible = "qca,ag933x-mac"; 79*4882a593Smuzhiyun reg = <0x19000000 0x200>; 80*4882a593Smuzhiyun phy = <&phy0>; 81*4882a593Smuzhiyun phy-mode = "rmii"; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun status = "disabled"; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun mdio { 86*4882a593Smuzhiyun #address-cells = <1>; 87*4882a593Smuzhiyun #size-cells = <0>; 88*4882a593Smuzhiyun phy0: ethernet-phy@0 { 89*4882a593Smuzhiyun reg = <0>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun gmac1: eth@0x1a000000 { 95*4882a593Smuzhiyun compatible = "qca,ag933x-mac"; 96*4882a593Smuzhiyun reg = <0x1a000000 0x200>; 97*4882a593Smuzhiyun phy = <&phy0>; 98*4882a593Smuzhiyun phy-mode = "rgmii"; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun status = "disabled"; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun spi0: spi@1f000000 { 105*4882a593Smuzhiyun compatible = "qca,ar7100-spi"; 106*4882a593Smuzhiyun reg = <0x1f000000 0x10>; 107*4882a593Smuzhiyun interrupts = <129 IRQ_TYPE_LEVEL_HIGH>; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun status = "disabled"; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #address-cells = <1>; 112*4882a593Smuzhiyun #size-cells = <0>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun}; 116