xref: /OK3568_Linux_fs/u-boot/arch/m68k/lib/time.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2000
5*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <asm/timer.h>
13*4882a593Smuzhiyun #include <asm/immap.h>
14*4882a593Smuzhiyun #include <watchdog.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun static volatile ulong timestamp = 0;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #ifndef CONFIG_SYS_WATCHDOG_FREQ
21*4882a593Smuzhiyun #define CONFIG_SYS_WATCHDOG_FREQ (CONFIG_SYS_HZ / 2)
22*4882a593Smuzhiyun #endif
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #if defined(CONFIG_MCFTMR)
25*4882a593Smuzhiyun #ifndef CONFIG_SYS_UDELAY_BASE
26*4882a593Smuzhiyun #	error	"uDelay base not defined!"
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #if !defined(CONFIG_SYS_TMR_BASE) || !defined(CONFIG_SYS_INTR_BASE) || !defined(CONFIG_SYS_TMRINTR_NO) || !defined(CONFIG_SYS_TMRINTR_MASK)
30*4882a593Smuzhiyun #	error	"TMR_BASE, INTR_BASE, TMRINTR_NO or TMRINTR_MASk not defined!"
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun extern void dtimer_intr_setup(void);
33*4882a593Smuzhiyun 
__udelay(unsigned long usec)34*4882a593Smuzhiyun void __udelay(unsigned long usec)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	volatile dtmr_t *timerp = (dtmr_t *) (CONFIG_SYS_UDELAY_BASE);
37*4882a593Smuzhiyun 	uint start, now, tmp;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	while (usec > 0) {
40*4882a593Smuzhiyun 		if (usec > 65000)
41*4882a593Smuzhiyun 			tmp = 65000;
42*4882a593Smuzhiyun 		else
43*4882a593Smuzhiyun 			tmp = usec;
44*4882a593Smuzhiyun 		usec = usec - tmp;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 		/* Set up TIMER 3 as timebase clock */
47*4882a593Smuzhiyun 		timerp->tmr = DTIM_DTMR_RST_RST;
48*4882a593Smuzhiyun 		timerp->tcn = 0;
49*4882a593Smuzhiyun 		/* set period to 1 us */
50*4882a593Smuzhiyun 		timerp->tmr =
51*4882a593Smuzhiyun 		    CONFIG_SYS_TIMER_PRESCALER | DTIM_DTMR_CLK_DIV1 | DTIM_DTMR_FRR |
52*4882a593Smuzhiyun 		    DTIM_DTMR_RST_EN;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 		start = now = timerp->tcn;
55*4882a593Smuzhiyun 		while (now < start + tmp)
56*4882a593Smuzhiyun 			now = timerp->tcn;
57*4882a593Smuzhiyun 	}
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
dtimer_interrupt(void * not_used)60*4882a593Smuzhiyun void dtimer_interrupt(void *not_used)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	volatile dtmr_t *timerp = (dtmr_t *) (CONFIG_SYS_TMR_BASE);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/* check for timer interrupt asserted */
65*4882a593Smuzhiyun 	if ((CONFIG_SYS_TMRPND_REG & CONFIG_SYS_TMRINTR_MASK) == CONFIG_SYS_TMRINTR_PEND) {
66*4882a593Smuzhiyun 		timerp->ter = (DTIM_DTER_CAP | DTIM_DTER_REF);
67*4882a593Smuzhiyun 		timestamp++;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 		#if defined(CONFIG_WATCHDOG) || defined (CONFIG_HW_WATCHDOG)
70*4882a593Smuzhiyun 		if ((timestamp % (CONFIG_SYS_WATCHDOG_FREQ)) == 0) {
71*4882a593Smuzhiyun 			WATCHDOG_RESET ();
72*4882a593Smuzhiyun 		}
73*4882a593Smuzhiyun 		#endif    /* CONFIG_WATCHDOG || CONFIG_HW_WATCHDOG */
74*4882a593Smuzhiyun 		return;
75*4882a593Smuzhiyun 	}
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
timer_init(void)78*4882a593Smuzhiyun int timer_init(void)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	volatile dtmr_t *timerp = (dtmr_t *) (CONFIG_SYS_TMR_BASE);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	timestamp = 0;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	timerp->tcn = 0;
85*4882a593Smuzhiyun 	timerp->trr = 0;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* Set up TIMER 4 as clock */
88*4882a593Smuzhiyun 	timerp->tmr = DTIM_DTMR_RST_RST;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* initialize and enable timer interrupt */
91*4882a593Smuzhiyun 	irq_install_handler(CONFIG_SYS_TMRINTR_NO, dtimer_interrupt, 0);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	timerp->tcn = 0;
94*4882a593Smuzhiyun 	timerp->trr = 1000;	/* Interrupt every ms */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	dtimer_intr_setup();
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* set a period of 1us, set timer mode to restart and enable timer and interrupt */
99*4882a593Smuzhiyun 	timerp->tmr = CONFIG_SYS_TIMER_PRESCALER | DTIM_DTMR_CLK_DIV1 |
100*4882a593Smuzhiyun 	    DTIM_DTMR_FRR | DTIM_DTMR_ORRI | DTIM_DTMR_RST_EN;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	return 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
get_timer(ulong base)105*4882a593Smuzhiyun ulong get_timer(ulong base)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	return (timestamp - base);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #endif				/* CONFIG_MCFTMR */
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #if defined(CONFIG_MCFPIT)
113*4882a593Smuzhiyun #if !defined(CONFIG_SYS_PIT_BASE)
114*4882a593Smuzhiyun #	error	"CONFIG_SYS_PIT_BASE not defined!"
115*4882a593Smuzhiyun #endif
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static unsigned short lastinc;
118*4882a593Smuzhiyun 
__udelay(unsigned long usec)119*4882a593Smuzhiyun void __udelay(unsigned long usec)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	volatile pit_t *timerp = (pit_t *) (CONFIG_SYS_UDELAY_BASE);
122*4882a593Smuzhiyun 	uint tmp;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	while (usec > 0) {
125*4882a593Smuzhiyun 		if (usec > 65000)
126*4882a593Smuzhiyun 			tmp = 65000;
127*4882a593Smuzhiyun 		else
128*4882a593Smuzhiyun 			tmp = usec;
129*4882a593Smuzhiyun 		usec = usec - tmp;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		/* Set up TIMER 3 as timebase clock */
132*4882a593Smuzhiyun 		timerp->pcsr = PIT_PCSR_OVW;
133*4882a593Smuzhiyun 		timerp->pmr = 0;
134*4882a593Smuzhiyun 		/* set period to 1 us */
135*4882a593Smuzhiyun 		timerp->pcsr |= PIT_PCSR_PRE(CONFIG_SYS_PIT_PRESCALE) | PIT_PCSR_EN;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		timerp->pmr = tmp;
138*4882a593Smuzhiyun 		while (timerp->pcntr > 0) ;
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
timer_init(void)142*4882a593Smuzhiyun void timer_init(void)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	volatile pit_t *timerp = (pit_t *) (CONFIG_SYS_PIT_BASE);
145*4882a593Smuzhiyun 	timestamp = 0;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* Set up TIMER 4 as poll clock */
148*4882a593Smuzhiyun 	timerp->pcsr = PIT_PCSR_OVW;
149*4882a593Smuzhiyun 	timerp->pmr = lastinc = 0;
150*4882a593Smuzhiyun 	timerp->pcsr |= PIT_PCSR_PRE(CONFIG_SYS_PIT_PRESCALE) | PIT_PCSR_EN;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
get_timer(ulong base)155*4882a593Smuzhiyun ulong get_timer(ulong base)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	unsigned short now, diff;
158*4882a593Smuzhiyun 	volatile pit_t *timerp = (pit_t *) (CONFIG_SYS_PIT_BASE);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	now = timerp->pcntr;
161*4882a593Smuzhiyun 	diff = -(now - lastinc);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	timestamp += diff;
164*4882a593Smuzhiyun 	lastinc = now;
165*4882a593Smuzhiyun 	return timestamp - base;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
wait_ticks(unsigned long ticks)168*4882a593Smuzhiyun void wait_ticks(unsigned long ticks)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	u32 start = get_timer(0);
171*4882a593Smuzhiyun 	while (get_timer(start) < ticks) ;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun #endif				/* CONFIG_MCFPIT */
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun  * This function is derived from PowerPC code (read timebase as long long).
177*4882a593Smuzhiyun  * On M68K it just returns the timer value.
178*4882a593Smuzhiyun  */
get_ticks(void)179*4882a593Smuzhiyun unsigned long long get_ticks(void)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	return get_timer(0);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
usec2ticks(unsigned long usec)184*4882a593Smuzhiyun unsigned long usec2ticks(unsigned long usec)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	return get_timer(usec);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun  * This function is derived from PowerPC code (timebase clock frequency).
191*4882a593Smuzhiyun  * On M68K it returns the number of timer ticks per second.
192*4882a593Smuzhiyun  */
get_tbclk(void)193*4882a593Smuzhiyun ulong get_tbclk(void)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	return CONFIG_SYS_HZ;
196*4882a593Smuzhiyun }
197