1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2002
3*4882a593Smuzhiyun * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/immap.h>
10*4882a593Smuzhiyun #include <asm/cache.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun volatile int *cf_icache_status = (int *)ICACHE_STATUS;
13*4882a593Smuzhiyun volatile int *cf_dcache_status = (int *)DCACHE_STATUS;
14*4882a593Smuzhiyun
flush_cache(ulong start_addr,ulong size)15*4882a593Smuzhiyun void flush_cache(ulong start_addr, ulong size)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun /* Must be implemented for all M68k processors with copy-back data cache */
18*4882a593Smuzhiyun }
19*4882a593Smuzhiyun
icache_status(void)20*4882a593Smuzhiyun int icache_status(void)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun return *cf_icache_status;
23*4882a593Smuzhiyun }
24*4882a593Smuzhiyun
dcache_status(void)25*4882a593Smuzhiyun int dcache_status(void)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun return *cf_dcache_status;
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
icache_enable(void)30*4882a593Smuzhiyun void icache_enable(void)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun icache_invalid();
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun *cf_icache_status = 1;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
37*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr2"::"r"(CONFIG_SYS_CACHE_ACR2));
38*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr3"::"r"(CONFIG_SYS_CACHE_ACR3));
39*4882a593Smuzhiyun #if defined(CONFIG_CF_V4E)
40*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr6"::"r"(CONFIG_SYS_CACHE_ACR6));
41*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr7"::"r"(CONFIG_SYS_CACHE_ACR7));
42*4882a593Smuzhiyun #endif
43*4882a593Smuzhiyun #else
44*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr0"::"r"(CONFIG_SYS_CACHE_ACR0));
45*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr1"::"r"(CONFIG_SYS_CACHE_ACR1));
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%cacr"::"r"(CONFIG_SYS_CACHE_ICACR));
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
icache_disable(void)51*4882a593Smuzhiyun void icache_disable(void)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun u32 temp = 0;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun *cf_icache_status = 0;
56*4882a593Smuzhiyun icache_invalid();
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
59*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr2"::"r"(temp));
60*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr3"::"r"(temp));
61*4882a593Smuzhiyun #if defined(CONFIG_CF_V4E)
62*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr6"::"r"(temp));
63*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr7"::"r"(temp));
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun #else
66*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr0"::"r"(temp));
67*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr1"::"r"(temp));
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
icache_invalid(void)71*4882a593Smuzhiyun void icache_invalid(void)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun u32 temp;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun temp = CONFIG_SYS_ICACHE_INV;
76*4882a593Smuzhiyun if (*cf_icache_status)
77*4882a593Smuzhiyun temp |= CONFIG_SYS_CACHE_ICACR;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun * data cache only for ColdFire V4 such as MCF547x_8x, MCF5445x
84*4882a593Smuzhiyun * the dcache will be dummy in ColdFire V2 and V3
85*4882a593Smuzhiyun */
dcache_enable(void)86*4882a593Smuzhiyun void dcache_enable(void)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun dcache_invalid();
89*4882a593Smuzhiyun *cf_dcache_status = 1;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
92*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr0"::"r"(CONFIG_SYS_CACHE_ACR0));
93*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr1"::"r"(CONFIG_SYS_CACHE_ACR1));
94*4882a593Smuzhiyun #if defined(CONFIG_CF_V4E)
95*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr4"::"r"(CONFIG_SYS_CACHE_ACR4));
96*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr5"::"r"(CONFIG_SYS_CACHE_ACR5));
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun #endif
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%cacr"::"r"(CONFIG_SYS_CACHE_DCACR));
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
dcache_disable(void)103*4882a593Smuzhiyun void dcache_disable(void)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun u32 temp = 0;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun *cf_dcache_status = 0;
108*4882a593Smuzhiyun dcache_invalid();
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
113*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr0"::"r"(temp));
114*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr1"::"r"(temp));
115*4882a593Smuzhiyun #if defined(CONFIG_CF_V4E)
116*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr4"::"r"(temp));
117*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%acr5"::"r"(temp));
118*4882a593Smuzhiyun #endif
119*4882a593Smuzhiyun #endif
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
dcache_invalid(void)122*4882a593Smuzhiyun void dcache_invalid(void)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun #if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
125*4882a593Smuzhiyun u32 temp;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun temp = CONFIG_SYS_DCACHE_INV;
128*4882a593Smuzhiyun if (*cf_dcache_status)
129*4882a593Smuzhiyun temp |= CONFIG_SYS_CACHE_DCACR;
130*4882a593Smuzhiyun if (*cf_icache_status)
131*4882a593Smuzhiyun temp |= CONFIG_SYS_CACHE_ICACR;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun __asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
134*4882a593Smuzhiyun #endif
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
invalidate_dcache_range(unsigned long start,unsigned long stop)137*4882a593Smuzhiyun __weak void invalidate_dcache_range(unsigned long start, unsigned long stop)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun /* An empty stub, real implementation should be in platform code */
140*4882a593Smuzhiyun }
flush_dcache_range(unsigned long start,unsigned long stop)141*4882a593Smuzhiyun __weak void flush_dcache_range(unsigned long start, unsigned long stop)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun /* An empty stub, real implementation should be in platform code */
144*4882a593Smuzhiyun }
145