xref: /OK3568_Linux_fs/u-boot/arch/m68k/include/asm/m520x.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * m520x.h -- Definitions for Freescale Coldfire 520x
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2004-2009 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __M520X__
11*4882a593Smuzhiyun #define __M520X__
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* *** System Control Module (SCM) *** */
14*4882a593Smuzhiyun #define SCM_MPR_MPROT0(x)		(((x) & 0x0F) << 28)
15*4882a593Smuzhiyun #define SCM_MPR_MPROT1(x)		(((x) & 0x0F) << 24)
16*4882a593Smuzhiyun #define SCM_MPR_MPROT2(x)		(((x) & 0x0F) << 20)
17*4882a593Smuzhiyun #define MPROT_MTR			4
18*4882a593Smuzhiyun #define MPROT_MTW			2
19*4882a593Smuzhiyun #define MPROT_MPL			1
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define SCM_PACRA_PACR0(x)		(((x) & 0x0F) << 28)
22*4882a593Smuzhiyun #define SCM_PACRA_PACR1(x)		(((x) & 0x0F) << 24)
23*4882a593Smuzhiyun #define SCM_PACRA_PACR2(x)		(((x) & 0x0F) << 20)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define SCM_PACRB_PACR12(x)		(((x) & 0x0F) << 12)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define SCM_PACRC_PACR16(x)		(((x) & 0x0F) << 28)
28*4882a593Smuzhiyun #define SCM_PACRC_PACR17(x)		(((x) & 0x0F) << 24)
29*4882a593Smuzhiyun #define SCM_PACRC_PACR18(x)		(((x) & 0x0F) << 20)
30*4882a593Smuzhiyun #define SCM_PACRC_PACR21(x)		(((x) & 0x0F) << 8)
31*4882a593Smuzhiyun #define SCM_PACRC_PACR22(x)		(((x) & 0x0F) << 4)
32*4882a593Smuzhiyun #define SCM_PACRC_PACR23(x)		((x) & 0x0F)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define SCM_PACRD_PACR24(x)		(((x) & 0x0F) << 28)
35*4882a593Smuzhiyun #define SCM_PACRD_PACR25(x)		(((x) & 0x0F) << 24)
36*4882a593Smuzhiyun #define SCM_PACRD_PACR26(x)		(((x) & 0x0F) << 20)
37*4882a593Smuzhiyun #define SCM_PACRD_PACR28(x)		(((x) & 0x0F) << 12)
38*4882a593Smuzhiyun #define SCM_PACRD_PACR29(x)		(((x) & 0x0F) << 8)
39*4882a593Smuzhiyun #define SCM_PACRD_PACR30(x)		(((x) & 0x0F) << 4)
40*4882a593Smuzhiyun #define SCM_PACRD_PACR31(x)		((x) & 0x0F)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define SCM_PACRE_PACR32(x)		(((x) & 0x0F) << 28)
43*4882a593Smuzhiyun #define SCM_PACRE_PACR33(x)		(((x) & 0x0F) << 24)
44*4882a593Smuzhiyun #define SCM_PACRE_PACR34(x)		(((x) & 0x0F) << 20)
45*4882a593Smuzhiyun #define SCM_PACRE_PACR35(x)		(((x) & 0x0F) << 16)
46*4882a593Smuzhiyun #define SCM_PACRE_PACR36(x)		(((x) & 0x0F) << 12)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define SCM_PACRF_PACR40(x)		(((x) & 0x0F) << 28)
49*4882a593Smuzhiyun #define SCM_PACRF_PACR41(x)		(((x) & 0x0F) << 24)
50*4882a593Smuzhiyun #define SCM_PACRF_PACR42(x)		(((x) & 0x0F) << 20)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define PACR_SP	4
53*4882a593Smuzhiyun #define PACR_WP	2
54*4882a593Smuzhiyun #define PACR_TP	1
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define SCM_BMT_BME			(0x00000008)
57*4882a593Smuzhiyun #define SCM_BMT_BMT(x)			((x) & 0x07)
58*4882a593Smuzhiyun #define SCM_BMT_BMT1024			(0x0000)
59*4882a593Smuzhiyun #define SCM_BMT_BMT512			(0x0001)
60*4882a593Smuzhiyun #define SCM_BMT_BMT256			(0x0002)
61*4882a593Smuzhiyun #define SCM_BMT_BMT128			(0x0003)
62*4882a593Smuzhiyun #define SCM_BMT_BMT64			(0x0004)
63*4882a593Smuzhiyun #define SCM_BMT_BMT32			(0x0005)
64*4882a593Smuzhiyun #define SCM_BMT_BMT16			(0x0006)
65*4882a593Smuzhiyun #define SCM_BMT_BMT8			(0x0007)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define SCM_CWCR_RO			(0x8000)
68*4882a593Smuzhiyun #define SCM_CWCR_CWR_WH			(0x0100)
69*4882a593Smuzhiyun #define SCM_CWCR_CWE			(0x0080)
70*4882a593Smuzhiyun #define SCM_CWRI_WINDOW			(0x0060)
71*4882a593Smuzhiyun #define SCM_CWRI_RESET			(0x0040)
72*4882a593Smuzhiyun #define SCM_CWRI_INT_RESET		(0x0020)
73*4882a593Smuzhiyun #define SCM_CWRI_INT			(0x0000)
74*4882a593Smuzhiyun #define SCM_CWCR_CWT(x)			(((x) & 0x001F))
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define SCM_ISR_CFEI			(0x02)
77*4882a593Smuzhiyun #define SCM_ISR_CWIC			(0x01)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define SCM_CFIER_ECFEI			(0x01)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define SCM_CFLOC_LOC			(0x80)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define SCM_CFATR_WRITE			(0x80)
84*4882a593Smuzhiyun #define SCM_CFATR_SZ32			(0x20)
85*4882a593Smuzhiyun #define SCM_CFATR_SZ16			(0x10)
86*4882a593Smuzhiyun #define SCM_CFATR_SZ08			(0x00)
87*4882a593Smuzhiyun #define SCM_CFATR_CACHE			(0x08)
88*4882a593Smuzhiyun #define SCM_CFATR_MODE			(0x02)
89*4882a593Smuzhiyun #define SCM_CFATR_TYPE			(0x01)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* *** Interrupt Controller (INTC) *** */
92*4882a593Smuzhiyun #define INT0_LO_RSVD0			(0)
93*4882a593Smuzhiyun #define INT0_LO_EPORT_F1		(1)
94*4882a593Smuzhiyun #define INT0_LO_EPORT_F4		(2)
95*4882a593Smuzhiyun #define INT0_LO_EPORT_F7		(3)
96*4882a593Smuzhiyun #define INT1_LO_PIT0			(4)
97*4882a593Smuzhiyun #define INT1_LO_PIT1			(5)
98*4882a593Smuzhiyun /* 6 - 7 rsvd */
99*4882a593Smuzhiyun #define INT0_LO_EDMA_00			(8)
100*4882a593Smuzhiyun #define INT0_LO_EDMA_01			(9)
101*4882a593Smuzhiyun #define INT0_LO_EDMA_02			(10)
102*4882a593Smuzhiyun #define INT0_LO_EDMA_03			(11)
103*4882a593Smuzhiyun #define INT0_LO_EDMA_04			(12)
104*4882a593Smuzhiyun #define INT0_LO_EDMA_05			(13)
105*4882a593Smuzhiyun #define INT0_LO_EDMA_06			(14)
106*4882a593Smuzhiyun #define INT0_LO_EDMA_07			(15)
107*4882a593Smuzhiyun #define INT0_LO_EDMA_08			(16)
108*4882a593Smuzhiyun #define INT0_LO_EDMA_09			(17)
109*4882a593Smuzhiyun #define INT0_LO_EDMA_10			(18)
110*4882a593Smuzhiyun #define INT0_LO_EDMA_11			(19)
111*4882a593Smuzhiyun #define INT0_LO_EDMA_12			(20)
112*4882a593Smuzhiyun #define INT0_LO_EDMA_13			(21)
113*4882a593Smuzhiyun #define INT0_LO_EDMA_14			(22)
114*4882a593Smuzhiyun #define INT0_LO_EDMA_15			(23)
115*4882a593Smuzhiyun #define INT0_LO_EDMA_ERR		(24)
116*4882a593Smuzhiyun #define INT0_LO_SCM_CWIC		(25)
117*4882a593Smuzhiyun #define INT0_LO_UART0			(26)
118*4882a593Smuzhiyun #define INT0_LO_UART1			(27)
119*4882a593Smuzhiyun #define INT0_LO_UART2			(28)
120*4882a593Smuzhiyun /* 29 rsvd */
121*4882a593Smuzhiyun #define INT0_LO_I2C			(30)
122*4882a593Smuzhiyun #define INT0_LO_QSPI			(31)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define INT0_HI_DTMR0			(32)
125*4882a593Smuzhiyun #define INT0_HI_DTMR1			(33)
126*4882a593Smuzhiyun #define INT0_HI_DTMR2			(34)
127*4882a593Smuzhiyun #define INT0_HI_DTMR3			(35)
128*4882a593Smuzhiyun #define INT0_HI_FEC0_TXF		(36)
129*4882a593Smuzhiyun #define INT0_HI_FEC0_TXB		(37)
130*4882a593Smuzhiyun #define INT0_HI_FEC0_UN			(38)
131*4882a593Smuzhiyun #define INT0_HI_FEC0_RL			(39)
132*4882a593Smuzhiyun #define INT0_HI_FEC0_RXF		(40)
133*4882a593Smuzhiyun #define INT0_HI_FEC0_RXB		(41)
134*4882a593Smuzhiyun #define INT0_HI_FEC0_MII		(42)
135*4882a593Smuzhiyun #define INT0_HI_FEC0_LC			(43)
136*4882a593Smuzhiyun #define INT0_HI_FEC0_HBERR		(44)
137*4882a593Smuzhiyun #define INT0_HI_FEC0_GRA		(45)
138*4882a593Smuzhiyun #define INT0_HI_FEC0_EBERR		(46)
139*4882a593Smuzhiyun #define INT0_HI_FEC0_BABT		(47)
140*4882a593Smuzhiyun #define INT0_HI_FEC0_BABR		(48)
141*4882a593Smuzhiyun /* 49 - 61 rsvd */
142*4882a593Smuzhiyun #define INT0_HI_SCMISR_CFEI		(62)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* *** Reset Controller Module (RCM) *** */
145*4882a593Smuzhiyun #define RCM_RCR_SOFTRST			(0x80)
146*4882a593Smuzhiyun #define RCM_RCR_FRCRSTOUT		(0x40)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define RCM_RSR_SOFT			(0x20)
149*4882a593Smuzhiyun #define RCM_RSR_WDOG			(0x10)
150*4882a593Smuzhiyun #define RCM_RSR_POR			(0x08)
151*4882a593Smuzhiyun #define RCM_RSR_EXT			(0x04)
152*4882a593Smuzhiyun #define RCM_RSR_WDR_CORE		(0x02)
153*4882a593Smuzhiyun #define RCM_RSR_LOL			(0x01)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* *** Chip Configuration Module (CCM) *** */
156*4882a593Smuzhiyun #define CCM_CCR_CSC			(0x0200)
157*4882a593Smuzhiyun #define CCM_CCR_OSCFREQ			(0x0080)
158*4882a593Smuzhiyun #define CCM_CCR_LIMP			(0x0040)
159*4882a593Smuzhiyun #define CCM_CCR_LOAD			(0x0020)
160*4882a593Smuzhiyun #define CCM_CCR_BOOTPS(x)		(((x) & 0x0003) << 3)
161*4882a593Smuzhiyun #define CCM_CCR_OSC_MODE		(0x0004)
162*4882a593Smuzhiyun #define CCM_CCR_PLL_MODE		(0x0002)
163*4882a593Smuzhiyun #define CCM_CCR_RESERVED		(0x0001)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define CCM_CIR_PIN(x)			(((x) & 0xFFC0) >> 6)
166*4882a593Smuzhiyun #define CCM_CIR_PRN(x)			((x) & 0x003F)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /* *** General Purpose I/O (GPIO) *** */
169*4882a593Smuzhiyun #define GPIO_PDR_BUSCTL(x)		((x) & 0x0F)
170*4882a593Smuzhiyun #define GPIO_PDR_BE(x)			((x) & 0x0F)
171*4882a593Smuzhiyun #define GPIO_PDR_CS(x)			(((x) & 0x07) << 1)
172*4882a593Smuzhiyun #define GPIO_PDR_FECI2C(x)		((x) & 0x0F)
173*4882a593Smuzhiyun #define GPIO_PDR_QSPI(x)		((x) & 0x0F)
174*4882a593Smuzhiyun #define GPIO_PDR_TIMER(x)		((x) & 0x0F)
175*4882a593Smuzhiyun #define GPIO_PDR_UART(x)		((x) & 0xFF)
176*4882a593Smuzhiyun #define GPIO_PDR_FECH(x)		((x) & 0xFF)
177*4882a593Smuzhiyun #define GPIO_PDR_FECL(x)		((x) & 0xFF)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define GPIO_PAR_FBCTL_OE		(0x10)
180*4882a593Smuzhiyun #define GPIO_PAR_FBCTL_TA		(0x08)
181*4882a593Smuzhiyun #define GPIO_PAR_FBCTL_RWB		(0x04)
182*4882a593Smuzhiyun #define GPIO_PAR_FBCTL_TS_UNMASK	(0xFC)
183*4882a593Smuzhiyun #define GPIO_PAR_FBCTL_TS_TS		(0x03)
184*4882a593Smuzhiyun #define GPIO_PAR_FBCTL_TS_DMA		(0x02)
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define GPIO_PAR_BE3			(0x08)
187*4882a593Smuzhiyun #define GPIO_PAR_BE2			(0x04)
188*4882a593Smuzhiyun #define GPIO_PAR_BE1			(0x02)
189*4882a593Smuzhiyun #define GPIO_PAR_BE0			(0x01)
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define GPIO_PAR_CS3			(0x08)
192*4882a593Smuzhiyun #define GPIO_PAR_CS2			(0x04)
193*4882a593Smuzhiyun #define GPIO_PAR_CS1_UNMASK		(0xFC)
194*4882a593Smuzhiyun #define GPIO_PAR_CS1_CS1		(0x03)
195*4882a593Smuzhiyun #define GPIO_PAR_CS1_SDCS1		(0x02)
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_RMII_UNMASK	(0x0F)
198*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_MDC_UNMASK	(0x3F)
199*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_MDC_MDC		(0xC0)
200*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_MDC_SCL		(0x80)
201*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_MDC_U2TXD	(0x40)
202*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_MDIO_UNMASK	(0xCF)
203*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_MDIO_MDIO	(0x30)
204*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_MDIO_SDA	(0x20)
205*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_MDIO_U2RXD	(0x10)
206*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_I2C_UNMASK	(0xF0)
207*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_SCL_UNMASK	(0xF3)
208*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_SCL_SCL		(0x0C)
209*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_SCL_U2RXD	(0x04)
210*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_SDA_UNMASK	(0xFC)
211*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_SDA_SDA		(0x03)
212*4882a593Smuzhiyun #define GPIO_PAR_FECI2C_SDA_U2TXD	(0x01)
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define GPIO_PAR_QSPI_PCS2_UNMASK	(0x3F)
215*4882a593Smuzhiyun #define GPIO_PAR_QSPI_PCS2_PCS2		(0xC0)
216*4882a593Smuzhiyun #define GPIO_PAR_QSPI_PCS2_DACK0	(0x80)
217*4882a593Smuzhiyun #define GPIO_PAR_QSPI_PCS2_U2RTS	(0x40)
218*4882a593Smuzhiyun #define GPIO_PAR_QSPI_DIN_UNMASK	(0xCF)
219*4882a593Smuzhiyun #define GPIO_PAR_QSPI_DIN_DIN		(0x30)
220*4882a593Smuzhiyun #define GPIO_PAR_QSPI_DIN_DREQ0		(0x20)
221*4882a593Smuzhiyun #define GPIO_PAR_QSPI_DIN_U2CTS		(0x10)
222*4882a593Smuzhiyun #define GPIO_PAR_QSPI_DOUT_UNMASK	(0xF3)
223*4882a593Smuzhiyun #define GPIO_PAR_QSPI_DOUT_DOUT		(0x0C)
224*4882a593Smuzhiyun #define GPIO_PAR_QSPI_DOUT_SDA		(0x08)
225*4882a593Smuzhiyun #define GPIO_PAR_QSPI_SCK_UNMASK	(0xFC)
226*4882a593Smuzhiyun #define GPIO_PAR_QSPI_SCK_SCK		(0x03)
227*4882a593Smuzhiyun #define GPIO_PAR_QSPI_SCK_SCL		(0x02)
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN3(x)		(((x) & 0x03) << 6)
230*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN2(x)		(((x) & 0x03) << 4)
231*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN1(x)		(((x) & 0x03) << 2)
232*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN0(x)		((x) & 0x03)
233*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN3_UNMASK	(0x3F)
234*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN3_TIN3		(0xC0)
235*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN3_TOUT3		(0x80)
236*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN3_U2CTS		(0x40)
237*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN2_UNMASK	(0xCF)
238*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN2_TIN2		(0x30)
239*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN2_TOUT2		(0x20)
240*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN2_U2RTS		(0x10)
241*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN1_UNMASK	(0xF3)
242*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN1_TIN1		(0x0C)
243*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN1_TOUT1		(0x08)
244*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN1_U2RXD		(0x04)
245*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN0_UNMASK	(0xFC)
246*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN0_TIN0		(0x03)
247*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN0_TOUT0		(0x02)
248*4882a593Smuzhiyun #define GPIO_PAR_TMR_TIN0_U2TXD		(0x01)
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define GPIO_PAR_UART1_UNMASK		(0xF03F)
251*4882a593Smuzhiyun #define GPIO_PAR_UART0_UNMASK		(0xFFC0)
252*4882a593Smuzhiyun #define GPIO_PAR_UART_U1CTS_UNMASK	(0xF3FF)
253*4882a593Smuzhiyun #define GPIO_PAR_UART_U1CTS_U1CTS	(0x0C00)
254*4882a593Smuzhiyun #define GPIO_PAR_UART_U1CTS_TIN1	(0x0800)
255*4882a593Smuzhiyun #define GPIO_PAR_UART_U1CTS_PCS1	(0x0400)
256*4882a593Smuzhiyun #define GPIO_PAR_UART_U1RTS_UNMASK	(0xFCFF)
257*4882a593Smuzhiyun #define GPIO_PAR_UART_U1RTS_U1RTS	(0x0300)
258*4882a593Smuzhiyun #define GPIO_PAR_UART_U1RTS_TOUT1	(0x0200)
259*4882a593Smuzhiyun #define GPIO_PAR_UART_U1RTS_PCS1	(0x0100)
260*4882a593Smuzhiyun #define GPIO_PAR_UART_U1TXD		(0x0080)
261*4882a593Smuzhiyun #define GPIO_PAR_UART_U1RXD		(0x0040)
262*4882a593Smuzhiyun #define GPIO_PAR_UART_U0CTS_UNMASK	(0xFFCF)
263*4882a593Smuzhiyun #define GPIO_PAR_UART_U0CTS_U0CTS	(0x0030)
264*4882a593Smuzhiyun #define GPIO_PAR_UART_U0CTS_TIN0	(0x0020)
265*4882a593Smuzhiyun #define GPIO_PAR_UART_U0CTS_PCS0	(0x0010)
266*4882a593Smuzhiyun #define GPIO_PAR_UART_U0RTS_UNMASK	(0xFFF3)
267*4882a593Smuzhiyun #define GPIO_PAR_UART_U0RTS_U0RTS	(0x000C)
268*4882a593Smuzhiyun #define GPIO_PAR_UART_U0RTS_TOUT0	(0x0008)
269*4882a593Smuzhiyun #define GPIO_PAR_UART_U0RTS_PCS0	(0x0004)
270*4882a593Smuzhiyun #define GPIO_PAR_UART_U0TXD		(0x0002)
271*4882a593Smuzhiyun #define GPIO_PAR_UART_U0RXD		(0x0001)
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun #define GPIO_PAR_FEC_7W_UNMASK		(0xF3)
274*4882a593Smuzhiyun #define GPIO_PAR_FEC_7W_FEC		(0x0C)
275*4882a593Smuzhiyun #define GPIO_PAR_FEC_7W_U1RTS		(0x04)
276*4882a593Smuzhiyun #define GPIO_PAR_FEC_MII_UNMASK		(0xFC)
277*4882a593Smuzhiyun #define GPIO_PAR_FEC_MII_FEC		(0x03)
278*4882a593Smuzhiyun #define GPIO_PAR_FEC_MII_UnCTS		(0x01)
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #define GPIO_PAR_IRQ_IRQ4		(0x01)
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define GPIO_MSCR_FB_FBCLK(x)		(((x) & 0x03) << 6)
283*4882a593Smuzhiyun #define GPIO_MSCR_FB_DUP(x)		(((x) & 0x03) << 4)
284*4882a593Smuzhiyun #define GPIO_MSCR_FB_DLO(x)		(((x) & 0x03) << 2)
285*4882a593Smuzhiyun #define GPIO_MSCR_FB_ADRCTL(x)		((x) & 0x03)
286*4882a593Smuzhiyun #define GPIO_MSCR_FB_FBCLK_UNMASK	(0x3F)
287*4882a593Smuzhiyun #define GPIO_MSCR_FB_DUP_UNMASK		(0xCF)
288*4882a593Smuzhiyun #define GPIO_MSCR_FB_DLO_UNMASK		(0xF3)
289*4882a593Smuzhiyun #define GPIO_MSCR_FB_ADRCTL_UNMASK	(0xFC)
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define GPIO_MSCR_SDR_SDCLKB(x)		(((x) & 0x03) << 4)
292*4882a593Smuzhiyun #define GPIO_MSCR_SDR_SDCLK(x)		(((x) & 0x03) << 2)
293*4882a593Smuzhiyun #define GPIO_MSCR_SDR_SDRAM(x)		((x) & 0x03)
294*4882a593Smuzhiyun #define GPIO_MSCR_SDR_SDCLKB_UNMASK	(0xCF)
295*4882a593Smuzhiyun #define GPIO_MSCR_SDR_SDCLK_UNMASK	(0xF3)
296*4882a593Smuzhiyun #define GPIO_MSCR_SDR_SDRAM_UNMASK	(0xFC)
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #define MSCR_25VDDR			(0x03)
299*4882a593Smuzhiyun #define MSCR_18VDDR_FULL		(0x02)
300*4882a593Smuzhiyun #define MSCR_OPENDRAIN			(0x01)
301*4882a593Smuzhiyun #define MSCR_18VDDR_HALF		(0x00)
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun #define GPIO_DSCR_I2C(x)		((x) & 0x03)
304*4882a593Smuzhiyun #define GPIO_DSCR_I2C_UNMASK		(0xFC)
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #define GPIO_DSCR_MISC_DBG(x)		(((x) & 0x03) << 4)
307*4882a593Smuzhiyun #define GPIO_DSCR_MISC_DBG_UNMASK	(0xCF)
308*4882a593Smuzhiyun #define GPIO_DSCR_MISC_RSTOUT(x)	(((x) & 0x03) << 2)
309*4882a593Smuzhiyun #define GPIO_DSCR_MISC_RSTOUT_UNMASK	(0xF3)
310*4882a593Smuzhiyun #define GPIO_DSCR_MISC_TIMER(x)		((x) & 0x03)
311*4882a593Smuzhiyun #define GPIO_DSCR_MISC_TIMER_UNMASK	(0xFC)
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #define GPIO_DSCR_FEC(x)		((x) & 0x03)
314*4882a593Smuzhiyun #define GPIO_DSCR_FEC_UNMASK		(0xFC)
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define GPIO_DSCR_UART_UART1(x)		(((x) & 0x03) << 4)
317*4882a593Smuzhiyun #define GPIO_DSCR_UART_UART1_UNMASK	(0xCF)
318*4882a593Smuzhiyun #define GPIO_DSCR_UART_UART0(x)		(((x) & 0x03) << 2)
319*4882a593Smuzhiyun #define GPIO_DSCR_UART_UART0_UNMASK	(0xF3)
320*4882a593Smuzhiyun #define GPIO_DSCR_UART_IRQ(x)		((x) & 0x03)
321*4882a593Smuzhiyun #define GPIO_DSCR_UART_IRQ_UNMASK	(0xFC)
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define GPIO_DSCR_QSPI(x)		((x) & 0x03)
324*4882a593Smuzhiyun #define GPIO_DSCR_QSPI_UNMASK		(0xFC)
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun #define DSCR_50PF			(0x03)
327*4882a593Smuzhiyun #define DSCR_30PF			(0x02)
328*4882a593Smuzhiyun #define DSCR_20PF			(0x01)
329*4882a593Smuzhiyun #define DSCR_10PF			(0x00)
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun /* *** Phase Locked Loop (PLL) *** */
332*4882a593Smuzhiyun #define PLL_PODR_CPUDIV(x)		(((x) & 0x0F) << 4)
333*4882a593Smuzhiyun #define PLL_PODR_CPUDIV_UNMASK		(0x0F)
334*4882a593Smuzhiyun #define PLL_PODR_BUSDIV(x)		((x) & 0x0F)
335*4882a593Smuzhiyun #define PLL_PODR_BUSDIV_UNMASK		(0xF0)
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun #define PLL_PCR_DITHEN			(0x80)
338*4882a593Smuzhiyun #define PLL_PCR_DITHDEV(x)		((x) & 0x07)
339*4882a593Smuzhiyun #define PLL_PCR_DITHDEV_UNMASK		(0xF8)
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun #endif				/* __M520X__ */
342