1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * MCF5329 Internal Memory Map 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 5*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __IMMAP_5329__ 11*4882a593Smuzhiyun #define __IMMAP_5329__ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #define MMAP_SCM1 0xEC000000 14*4882a593Smuzhiyun #define MMAP_MDHA 0xEC080000 15*4882a593Smuzhiyun #define MMAP_SKHA 0xEC084000 16*4882a593Smuzhiyun #define MMAP_RNG 0xEC088000 17*4882a593Smuzhiyun #define MMAP_SCM2 0xFC000000 18*4882a593Smuzhiyun #define MMAP_XBS 0xFC004000 19*4882a593Smuzhiyun #define MMAP_FBCS 0xFC008000 20*4882a593Smuzhiyun #define MMAP_CAN 0xFC020000 21*4882a593Smuzhiyun #define MMAP_FEC 0xFC030000 22*4882a593Smuzhiyun #define MMAP_SCM3 0xFC040000 23*4882a593Smuzhiyun #define MMAP_EDMA 0xFC044000 24*4882a593Smuzhiyun #define MMAP_TCD 0xFC045000 25*4882a593Smuzhiyun #define MMAP_INTC0 0xFC048000 26*4882a593Smuzhiyun #define MMAP_INTC1 0xFC04C000 27*4882a593Smuzhiyun #define MMAP_INTCACK 0xFC054000 28*4882a593Smuzhiyun #define MMAP_I2C 0xFC058000 29*4882a593Smuzhiyun #define MMAP_QSPI 0xFC05C000 30*4882a593Smuzhiyun #define MMAP_UART0 0xFC060000 31*4882a593Smuzhiyun #define MMAP_UART1 0xFC064000 32*4882a593Smuzhiyun #define MMAP_UART2 0xFC068000 33*4882a593Smuzhiyun #define MMAP_DTMR0 0xFC070000 34*4882a593Smuzhiyun #define MMAP_DTMR1 0xFC074000 35*4882a593Smuzhiyun #define MMAP_DTMR2 0xFC078000 36*4882a593Smuzhiyun #define MMAP_DTMR3 0xFC07C000 37*4882a593Smuzhiyun #define MMAP_PIT0 0xFC080000 38*4882a593Smuzhiyun #define MMAP_PIT1 0xFC084000 39*4882a593Smuzhiyun #define MMAP_PIT2 0xFC088000 40*4882a593Smuzhiyun #define MMAP_PIT3 0xFC08C000 41*4882a593Smuzhiyun #define MMAP_PWM 0xFC090000 42*4882a593Smuzhiyun #define MMAP_EPORT 0xFC094000 43*4882a593Smuzhiyun #define MMAP_WDOG 0xFC098000 44*4882a593Smuzhiyun #define MMAP_RCM 0xFC0A0000 45*4882a593Smuzhiyun #define MMAP_CCM 0xFC0A0004 46*4882a593Smuzhiyun #define MMAP_GPIO 0xFC0A4000 47*4882a593Smuzhiyun #define MMAP_RTC 0xFC0A8000 48*4882a593Smuzhiyun #define MMAP_LCDC 0xFC0AC000 49*4882a593Smuzhiyun #define MMAP_USBOTG 0xFC0B0000 50*4882a593Smuzhiyun #define MMAP_USBH 0xFC0B4000 51*4882a593Smuzhiyun #define MMAP_SDRAM 0xFC0B8000 52*4882a593Smuzhiyun #define MMAP_SSI 0xFC0BC000 53*4882a593Smuzhiyun #define MMAP_PLL 0xFC0C0000 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #include <asm/coldfire/crossbar.h> 56*4882a593Smuzhiyun #include <asm/coldfire/edma.h> 57*4882a593Smuzhiyun #include <asm/coldfire/eport.h> 58*4882a593Smuzhiyun #include <asm/coldfire/qspi.h> 59*4882a593Smuzhiyun #include <asm/coldfire/flexbus.h> 60*4882a593Smuzhiyun #include <asm/coldfire/flexcan.h> 61*4882a593Smuzhiyun #include <asm/coldfire/intctrl.h> 62*4882a593Smuzhiyun #include <asm/coldfire/lcd.h> 63*4882a593Smuzhiyun #include <asm/coldfire/mdha.h> 64*4882a593Smuzhiyun #include <asm/coldfire/pwm.h> 65*4882a593Smuzhiyun #include <asm/coldfire/ssi.h> 66*4882a593Smuzhiyun #include <asm/coldfire/skha.h> 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* System control module registers */ 69*4882a593Smuzhiyun typedef struct scm1_ctrl { 70*4882a593Smuzhiyun u32 mpr0; /* 0x00 Master Privilege Register 0 */ 71*4882a593Smuzhiyun u32 res1[15]; /* 0x04 - 0x3F */ 72*4882a593Smuzhiyun u32 pacrh; /* 0x40 Peripheral Access Control Register H */ 73*4882a593Smuzhiyun u32 res2[3]; /* 0x44 - 0x53 */ 74*4882a593Smuzhiyun u32 bmt0; /*0x54 Bus Monitor Timeout 0 */ 75*4882a593Smuzhiyun } scm1_t; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* System control module registers 2 */ 78*4882a593Smuzhiyun typedef struct scm2_ctrl { 79*4882a593Smuzhiyun u32 mpr1; /* 0x00 Master Privilege Register */ 80*4882a593Smuzhiyun u32 res1[7]; /* 0x04 - 0x1F */ 81*4882a593Smuzhiyun u32 pacra; /* 0x20 Peripheral Access Control Register A */ 82*4882a593Smuzhiyun u32 pacrb; /* 0x24 Peripheral Access Control Register B */ 83*4882a593Smuzhiyun u32 pacrc; /* 0x28 Peripheral Access Control Register C */ 84*4882a593Smuzhiyun u32 pacrd; /* 0x2C Peripheral Access Control Register D */ 85*4882a593Smuzhiyun u32 res2[4]; /* 0x30 - 0x3F */ 86*4882a593Smuzhiyun u32 pacre; /* 0x40 Peripheral Access Control Register E */ 87*4882a593Smuzhiyun u32 pacrf; /* 0x44 Peripheral Access Control Register F */ 88*4882a593Smuzhiyun u32 pacrg; /* 0x48 Peripheral Access Control Register G */ 89*4882a593Smuzhiyun u32 res3[2]; /* 0x4C - 0x53 */ 90*4882a593Smuzhiyun u32 bmt1; /* 0x54 Bus Monitor Timeout 1 */ 91*4882a593Smuzhiyun } scm2_t; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* System Control Module register 3 */ 94*4882a593Smuzhiyun typedef struct scm3_ctrl { 95*4882a593Smuzhiyun u8 res1[19]; /* 0x00 - 0x12 */ 96*4882a593Smuzhiyun u8 wcr; /* 0x13 wakeup control register */ 97*4882a593Smuzhiyun u16 res2; /* 0x14 - 0x15 */ 98*4882a593Smuzhiyun u16 cwcr; /* 0x16 Core Watchdog Control Register */ 99*4882a593Smuzhiyun u8 res3[3]; /* 0x18 - 0x1A */ 100*4882a593Smuzhiyun u8 cwsr; /* 0x1B Core Watchdog Service Register */ 101*4882a593Smuzhiyun u8 res4[2]; /* 0x1C - 0x1D */ 102*4882a593Smuzhiyun u8 scmisr; /* 0x1F Interrupt Status Register */ 103*4882a593Smuzhiyun u32 res5; /* 0x20 */ 104*4882a593Smuzhiyun u32 bcr; /* 0x24 Burst Configuration Register */ 105*4882a593Smuzhiyun u32 res6[18]; /* 0x28 - 0x6F */ 106*4882a593Smuzhiyun u32 cfadr; /* 0x70 Core Fault Address Register */ 107*4882a593Smuzhiyun u8 res7[4]; /* 0x71 - 0x74 */ 108*4882a593Smuzhiyun u8 cfier; /* 0x75 Core Fault Interrupt Enable Register */ 109*4882a593Smuzhiyun u8 cfloc; /* 0x76 Core Fault Location Register */ 110*4882a593Smuzhiyun u8 cfatr; /* 0x77 Core Fault Attributes Register */ 111*4882a593Smuzhiyun u32 res8; /* 0x78 */ 112*4882a593Smuzhiyun u32 cfdtr; /* 0x7C Core Fault Data Register */ 113*4882a593Smuzhiyun } scm3_t; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun typedef struct canex_ctrl { 116*4882a593Smuzhiyun can_msg_t msg[16]; /* 0x00 Message Buffer 0-15 */ 117*4882a593Smuzhiyun } canex_t; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* Watchdog registers */ 120*4882a593Smuzhiyun typedef struct wdog_ctrl { 121*4882a593Smuzhiyun u16 cr; /* 0x00 Control register */ 122*4882a593Smuzhiyun u16 mr; /* 0x02 Modulus register */ 123*4882a593Smuzhiyun u16 cntr; /* 0x04 Count register */ 124*4882a593Smuzhiyun u16 sr; /* 0x06 Service register */ 125*4882a593Smuzhiyun } wdog_t; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /*Chip configuration module registers */ 128*4882a593Smuzhiyun typedef struct ccm_ctrl { 129*4882a593Smuzhiyun u16 ccr; /* 0x00 Chip configuration register */ 130*4882a593Smuzhiyun u16 res2; /* 0x02 */ 131*4882a593Smuzhiyun u16 rcon; /* 0x04 Rreset configuration register */ 132*4882a593Smuzhiyun u16 cir; /* 0x06 Chip identification register */ 133*4882a593Smuzhiyun u32 res3; /* 0x08 */ 134*4882a593Smuzhiyun u16 misccr; /* 0x0A Miscellaneous control register */ 135*4882a593Smuzhiyun u16 cdr; /* 0x0C Clock divider register */ 136*4882a593Smuzhiyun u16 uhcsr; /* 0x10 USB Host controller status register */ 137*4882a593Smuzhiyun u16 uocsr; /* 0x12 USB On-the-Go Controller Status Reg */ 138*4882a593Smuzhiyun } ccm_t; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun typedef struct rcm { 141*4882a593Smuzhiyun u8 rcr; 142*4882a593Smuzhiyun u8 rsr; 143*4882a593Smuzhiyun } rcm_t; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /* GPIO port registers */ 146*4882a593Smuzhiyun typedef struct gpio_ctrl { 147*4882a593Smuzhiyun /* Port Output Data Registers */ 148*4882a593Smuzhiyun #ifdef CONFIG_M5329 149*4882a593Smuzhiyun u8 podr_fech; /* 0x00 */ 150*4882a593Smuzhiyun u8 podr_fecl; /* 0x01 */ 151*4882a593Smuzhiyun #else 152*4882a593Smuzhiyun u16 res00; /* 0x00 - 0x01 */ 153*4882a593Smuzhiyun #endif 154*4882a593Smuzhiyun u8 podr_ssi; /* 0x02 */ 155*4882a593Smuzhiyun u8 podr_busctl; /* 0x03 */ 156*4882a593Smuzhiyun u8 podr_be; /* 0x04 */ 157*4882a593Smuzhiyun u8 podr_cs; /* 0x05 */ 158*4882a593Smuzhiyun u8 podr_pwm; /* 0x06 */ 159*4882a593Smuzhiyun u8 podr_feci2c; /* 0x07 */ 160*4882a593Smuzhiyun u8 res08; /* 0x08 */ 161*4882a593Smuzhiyun u8 podr_uart; /* 0x09 */ 162*4882a593Smuzhiyun u8 podr_qspi; /* 0x0A */ 163*4882a593Smuzhiyun u8 podr_timer; /* 0x0B */ 164*4882a593Smuzhiyun #ifdef CONFIG_M5329 165*4882a593Smuzhiyun u8 res0C; /* 0x0C */ 166*4882a593Smuzhiyun u8 podr_lcddatah; /* 0x0D */ 167*4882a593Smuzhiyun u8 podr_lcddatam; /* 0x0E */ 168*4882a593Smuzhiyun u8 podr_lcddatal; /* 0x0F */ 169*4882a593Smuzhiyun u8 podr_lcdctlh; /* 0x10 */ 170*4882a593Smuzhiyun u8 podr_lcdctll; /* 0x11 */ 171*4882a593Smuzhiyun #else 172*4882a593Smuzhiyun u16 res0C; /* 0x0C - 0x0D */ 173*4882a593Smuzhiyun u8 podr_fech; /* 0x0E */ 174*4882a593Smuzhiyun u8 podr_fecl; /* 0x0F */ 175*4882a593Smuzhiyun u16 res10[3]; /* 0x10 - 0x15 */ 176*4882a593Smuzhiyun #endif 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* Port Data Direction Registers */ 179*4882a593Smuzhiyun #ifdef CONFIG_M5329 180*4882a593Smuzhiyun u16 res12; /* 0x12 - 0x13 */ 181*4882a593Smuzhiyun u8 pddr_fech; /* 0x14 */ 182*4882a593Smuzhiyun u8 pddr_fecl; /* 0x15 */ 183*4882a593Smuzhiyun #endif 184*4882a593Smuzhiyun u8 pddr_ssi; /* 0x16 */ 185*4882a593Smuzhiyun u8 pddr_busctl; /* 0x17 */ 186*4882a593Smuzhiyun u8 pddr_be; /* 0x18 */ 187*4882a593Smuzhiyun u8 pddr_cs; /* 0x19 */ 188*4882a593Smuzhiyun u8 pddr_pwm; /* 0x1A */ 189*4882a593Smuzhiyun u8 pddr_feci2c; /* 0x1B */ 190*4882a593Smuzhiyun u8 res1C; /* 0x1C */ 191*4882a593Smuzhiyun u8 pddr_uart; /* 0x1D */ 192*4882a593Smuzhiyun u8 pddr_qspi; /* 0x1E */ 193*4882a593Smuzhiyun u8 pddr_timer; /* 0x1F */ 194*4882a593Smuzhiyun #ifdef CONFIG_M5329 195*4882a593Smuzhiyun u8 res20; /* 0x20 */ 196*4882a593Smuzhiyun u8 pddr_lcddatah; /* 0x21 */ 197*4882a593Smuzhiyun u8 pddr_lcddatam; /* 0x22 */ 198*4882a593Smuzhiyun u8 pddr_lcddatal; /* 0x23 */ 199*4882a593Smuzhiyun u8 pddr_lcdctlh; /* 0x24 */ 200*4882a593Smuzhiyun u8 pddr_lcdctll; /* 0x25 */ 201*4882a593Smuzhiyun u16 res26; /* 0x26 - 0x27 */ 202*4882a593Smuzhiyun #else 203*4882a593Smuzhiyun u16 res20; /* 0x20 - 0x21 */ 204*4882a593Smuzhiyun u8 pddr_fech; /* 0x22 */ 205*4882a593Smuzhiyun u8 pddr_fecl; /* 0x23 */ 206*4882a593Smuzhiyun u16 res24[3]; /* 0x24 - 0x29 */ 207*4882a593Smuzhiyun #endif 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun /* Port Data Direction Registers */ 210*4882a593Smuzhiyun #ifdef CONFIG_M5329 211*4882a593Smuzhiyun u8 ppd_fech; /* 0x28 */ 212*4882a593Smuzhiyun u8 ppd_fecl; /* 0x29 */ 213*4882a593Smuzhiyun #endif 214*4882a593Smuzhiyun u8 ppd_ssi; /* 0x2A */ 215*4882a593Smuzhiyun u8 ppd_busctl; /* 0x2B */ 216*4882a593Smuzhiyun u8 ppd_be; /* 0x2C */ 217*4882a593Smuzhiyun u8 ppd_cs; /* 0x2D */ 218*4882a593Smuzhiyun u8 ppd_pwm; /* 0x2E */ 219*4882a593Smuzhiyun u8 ppd_feci2c; /* 0x2F */ 220*4882a593Smuzhiyun u8 res30; /* 0x30 */ 221*4882a593Smuzhiyun u8 ppd_uart; /* 0x31 */ 222*4882a593Smuzhiyun u8 ppd_qspi; /* 0x32 */ 223*4882a593Smuzhiyun u8 ppd_timer; /* 0x33 */ 224*4882a593Smuzhiyun #ifdef CONFIG_M5329 225*4882a593Smuzhiyun u8 res34; /* 0x34 */ 226*4882a593Smuzhiyun u8 ppd_lcddatah; /* 0x35 */ 227*4882a593Smuzhiyun u8 ppd_lcddatam; /* 0x36 */ 228*4882a593Smuzhiyun u8 ppd_lcddatal; /* 0x37 */ 229*4882a593Smuzhiyun u8 ppd_lcdctlh; /* 0x38 */ 230*4882a593Smuzhiyun u8 ppd_lcdctll; /* 0x39 */ 231*4882a593Smuzhiyun u16 res3A; /* 0x3A - 0x3B */ 232*4882a593Smuzhiyun #else 233*4882a593Smuzhiyun u16 res34; /* 0x34 - 0x35 */ 234*4882a593Smuzhiyun u8 ppd_fech; /* 0x36 */ 235*4882a593Smuzhiyun u8 ppd_fecl; /* 0x37 */ 236*4882a593Smuzhiyun u16 res38[3]; /* 0x38 - 0x3D */ 237*4882a593Smuzhiyun #endif 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /* Port Clear Output Data Registers */ 240*4882a593Smuzhiyun #ifdef CONFIG_M5329 241*4882a593Smuzhiyun u8 res3C; /* 0x3C */ 242*4882a593Smuzhiyun u8 pclrr_fech; /* 0x3D */ 243*4882a593Smuzhiyun u8 pclrr_fecl; /* 0x3E */ 244*4882a593Smuzhiyun #else 245*4882a593Smuzhiyun u8 pclrr_ssi; /* 0x3E */ 246*4882a593Smuzhiyun #endif 247*4882a593Smuzhiyun u8 pclrr_busctl; /* 0x3F */ 248*4882a593Smuzhiyun u8 pclrr_be; /* 0x40 */ 249*4882a593Smuzhiyun u8 pclrr_cs; /* 0x41 */ 250*4882a593Smuzhiyun u8 pclrr_pwm; /* 0x42 */ 251*4882a593Smuzhiyun u8 pclrr_feci2c; /* 0x43 */ 252*4882a593Smuzhiyun u8 res44; /* 0x44 */ 253*4882a593Smuzhiyun u8 pclrr_uart; /* 0x45 */ 254*4882a593Smuzhiyun u8 pclrr_qspi; /* 0x46 */ 255*4882a593Smuzhiyun u8 pclrr_timer; /* 0x47 */ 256*4882a593Smuzhiyun #ifdef CONFIG_M5329 257*4882a593Smuzhiyun u8 pclrr_lcddatah; /* 0x48 */ 258*4882a593Smuzhiyun u8 pclrr_lcddatam; /* 0x49 */ 259*4882a593Smuzhiyun u8 pclrr_lcddatal; /* 0x4A */ 260*4882a593Smuzhiyun u8 pclrr_ssi; /* 0x4B */ 261*4882a593Smuzhiyun u8 pclrr_lcdctlh; /* 0x4C */ 262*4882a593Smuzhiyun u8 pclrr_lcdctll; /* 0x4D */ 263*4882a593Smuzhiyun u16 res4E; /* 0x4E - 0x4F */ 264*4882a593Smuzhiyun #else 265*4882a593Smuzhiyun u16 res48; /* 0x48 - 0x49 */ 266*4882a593Smuzhiyun u8 pclrr_fech; /* 0x4A */ 267*4882a593Smuzhiyun u8 pclrr_fecl; /* 0x4B */ 268*4882a593Smuzhiyun u8 res4C[5]; /* 0x4C - 0x50 */ 269*4882a593Smuzhiyun #endif 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun /* Pin Assignment Registers */ 272*4882a593Smuzhiyun #ifdef CONFIG_M5329 273*4882a593Smuzhiyun u8 par_fec; /* 0x50 */ 274*4882a593Smuzhiyun #endif 275*4882a593Smuzhiyun u8 par_pwm; /* 0x51 */ 276*4882a593Smuzhiyun u8 par_busctl; /* 0x52 */ 277*4882a593Smuzhiyun u8 par_feci2c; /* 0x53 */ 278*4882a593Smuzhiyun u8 par_be; /* 0x54 */ 279*4882a593Smuzhiyun u8 par_cs; /* 0x55 */ 280*4882a593Smuzhiyun u16 par_ssi; /* 0x56 */ 281*4882a593Smuzhiyun u16 par_uart; /* 0x58 */ 282*4882a593Smuzhiyun u16 par_qspi; /* 0x5A */ 283*4882a593Smuzhiyun u8 par_timer; /* 0x5C */ 284*4882a593Smuzhiyun #ifdef CONFIG_M5329 285*4882a593Smuzhiyun u8 par_lcddata; /* 0x5D */ 286*4882a593Smuzhiyun u16 par_lcdctl; /* 0x5E */ 287*4882a593Smuzhiyun #else 288*4882a593Smuzhiyun u8 par_fec; /* 0x5D */ 289*4882a593Smuzhiyun u16 res5E; /* 0x5E - 0x5F */ 290*4882a593Smuzhiyun #endif 291*4882a593Smuzhiyun u16 par_irq; /* 0x60 */ 292*4882a593Smuzhiyun u16 res62; /* 0x62 - 0x63 */ 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun /* Mode Select Control Registers */ 295*4882a593Smuzhiyun u8 mscr_flexbus; /* 0x64 */ 296*4882a593Smuzhiyun u8 mscr_sdram; /* 0x65 */ 297*4882a593Smuzhiyun u16 res66; /* 0x66 - 0x67 */ 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun /* Drive Strength Control Registers */ 300*4882a593Smuzhiyun u8 dscr_i2c; /* 0x68 */ 301*4882a593Smuzhiyun u8 dscr_pwm; /* 0x69 */ 302*4882a593Smuzhiyun u8 dscr_fec; /* 0x6A */ 303*4882a593Smuzhiyun u8 dscr_uart; /* 0x6B */ 304*4882a593Smuzhiyun u8 dscr_qspi; /* 0x6C */ 305*4882a593Smuzhiyun u8 dscr_timer; /* 0x6D */ 306*4882a593Smuzhiyun u8 dscr_ssi; /* 0x6E */ 307*4882a593Smuzhiyun #ifdef CONFIG_M5329 308*4882a593Smuzhiyun u8 dscr_lcd; /* 0x6F */ 309*4882a593Smuzhiyun #else 310*4882a593Smuzhiyun u8 res6F; /* 0x6F */ 311*4882a593Smuzhiyun #endif 312*4882a593Smuzhiyun u8 dscr_debug; /* 0x70 */ 313*4882a593Smuzhiyun u8 dscr_clkrst; /* 0x71 */ 314*4882a593Smuzhiyun u8 dscr_irq; /* 0x72 */ 315*4882a593Smuzhiyun } gpio_t; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun /* USB OTG module registers */ 318*4882a593Smuzhiyun typedef struct usb_otg { 319*4882a593Smuzhiyun u32 id; /* 0x000 Identification Register */ 320*4882a593Smuzhiyun u32 hwgeneral; /* 0x004 General HW Parameters */ 321*4882a593Smuzhiyun u32 hwhost; /* 0x008 Host HW Parameters */ 322*4882a593Smuzhiyun u32 hwdev; /* 0x00C Device HW parameters */ 323*4882a593Smuzhiyun u32 hwtxbuf; /* 0x010 TX Buffer HW Parameters */ 324*4882a593Smuzhiyun u32 hwrxbuf; /* 0x014 RX Buffer HW Parameters */ 325*4882a593Smuzhiyun u32 res1[58]; /* 0x18 - 0xFF */ 326*4882a593Smuzhiyun u8 caplength; /* 0x100 Capability Register Length */ 327*4882a593Smuzhiyun u8 res2; /* 0x101 */ 328*4882a593Smuzhiyun u16 hciver; /* 0x102 Host Interface Version Number */ 329*4882a593Smuzhiyun u32 hcsparams; /* 0x104 Host Structural Parameters */ 330*4882a593Smuzhiyun u32 hccparams; /* 0x108 Host Capability Parameters */ 331*4882a593Smuzhiyun u32 res3[5]; /* 0x10C - 0x11F */ 332*4882a593Smuzhiyun u16 dciver; /* 0x120 Device Interface Version Number */ 333*4882a593Smuzhiyun u16 res4; /* 0x122 */ 334*4882a593Smuzhiyun u32 dccparams; /* 0x124 Device Capability Parameters */ 335*4882a593Smuzhiyun u32 res5[6]; /* 0x128 - 0x13F */ 336*4882a593Smuzhiyun u32 cmd; /* 0x140 USB Command */ 337*4882a593Smuzhiyun u32 sts; /* 0x144 USB Status */ 338*4882a593Smuzhiyun u32 intr; /* 0x148 USB Interrupt Enable */ 339*4882a593Smuzhiyun u32 frindex; /* 0x14C USB Frame Index */ 340*4882a593Smuzhiyun u32 res6; /* 0x150 */ 341*4882a593Smuzhiyun u32 prd_dev; /* 0x154 Periodic Frame List Base or Device Address */ 342*4882a593Smuzhiyun u32 aync_ep; /* 0x158 Current Asynchronous List or Address at Endpoint List Address */ 343*4882a593Smuzhiyun u32 ttctrl; /* 0x15C Host TT Asynchronous Buffer Control */ 344*4882a593Smuzhiyun u32 burstsize; /* 0x160 Master Interface Data Burst Size */ 345*4882a593Smuzhiyun u32 txfill; /* 0x164 Host Transmit FIFO Tuning Control */ 346*4882a593Smuzhiyun u32 res7[6]; /* 0x168 - 0x17F */ 347*4882a593Smuzhiyun u32 cfgflag; /* 0x180 Configure Flag Register */ 348*4882a593Smuzhiyun u32 portsc1; /* 0x184 Port Status/Control */ 349*4882a593Smuzhiyun u32 res8[7]; /* 0x188 - 0x1A3 */ 350*4882a593Smuzhiyun u32 otgsc; /* 0x1A4 On The Go Status and Control */ 351*4882a593Smuzhiyun u32 mode; /* 0x1A8 USB mode register */ 352*4882a593Smuzhiyun u32 eptsetstat; /* 0x1AC Endpoint Setup status */ 353*4882a593Smuzhiyun u32 eptprime; /* 0x1B0 Endpoint initialization */ 354*4882a593Smuzhiyun u32 eptflush; /* 0x1B4 Endpoint de-initialize */ 355*4882a593Smuzhiyun u32 eptstat; /* 0x1B8 Endpoint status */ 356*4882a593Smuzhiyun u32 eptcomplete; /* 0x1BC Endpoint Complete */ 357*4882a593Smuzhiyun u32 eptctrl0; /* 0x1C0 Endpoint control 0 */ 358*4882a593Smuzhiyun u32 eptctrl1; /* 0x1C4 Endpoint control 1 */ 359*4882a593Smuzhiyun u32 eptctrl2; /* 0x1C8 Endpoint control 2 */ 360*4882a593Smuzhiyun u32 eptctrl3; /* 0x1CC Endpoint control 3 */ 361*4882a593Smuzhiyun } usbotg_t; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun /* SDRAM controller registers */ 364*4882a593Smuzhiyun typedef struct sdram_ctrl { 365*4882a593Smuzhiyun u32 mode; /* 0x00 Mode/Extended Mode register */ 366*4882a593Smuzhiyun u32 ctrl; /* 0x04 Control register */ 367*4882a593Smuzhiyun u32 cfg1; /* 0x08 Configuration register 1 */ 368*4882a593Smuzhiyun u32 cfg2; /* 0x0C Configuration register 2 */ 369*4882a593Smuzhiyun u32 res1[64]; /* 0x10 - 0x10F */ 370*4882a593Smuzhiyun u32 cs0; /* 0x110 Chip Select 0 Configuration */ 371*4882a593Smuzhiyun u32 cs1; /* 0x114 Chip Select 1 Configuration */ 372*4882a593Smuzhiyun } sdram_t; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun /* Clock Module registers */ 375*4882a593Smuzhiyun typedef struct pll_ctrl { 376*4882a593Smuzhiyun u8 podr; /* 0x00 Output Divider Register */ 377*4882a593Smuzhiyun u8 res1[3]; 378*4882a593Smuzhiyun u8 pcr; /* 0x04 Control Register */ 379*4882a593Smuzhiyun u8 res2[3]; 380*4882a593Smuzhiyun u8 pmdr; /* 0x08 Modulation Divider Register */ 381*4882a593Smuzhiyun u8 res3[3]; 382*4882a593Smuzhiyun u8 pfdr; /* 0x0C Feedback Divider Register */ 383*4882a593Smuzhiyun u8 res4[3]; 384*4882a593Smuzhiyun } pll_t; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun #endif /* __IMMAP_5329__ */ 387