1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * fec.h -- Fast Ethernet Controller definitions 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Some definitions copied from commproc.h for MPC8xx: 5*4882a593Smuzhiyun * MPC8xx Communication Processor Module. 6*4882a593Smuzhiyun * Copyright (c) 1997 Dan Malek (dmalek@jlc.net) 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Add FEC Structure and definitions 9*4882a593Smuzhiyun * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 10*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 13*4882a593Smuzhiyun */ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #ifndef fec_h 16*4882a593Smuzhiyun #define fec_h 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #include <phy.h> 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* Buffer descriptors used FEC. 21*4882a593Smuzhiyun */ 22*4882a593Smuzhiyun typedef struct cpm_buf_desc { 23*4882a593Smuzhiyun ushort cbd_sc; /* Status and Control */ 24*4882a593Smuzhiyun ushort cbd_datlen; /* Data length in buffer */ 25*4882a593Smuzhiyun uint cbd_bufaddr; /* Buffer address in host memory */ 26*4882a593Smuzhiyun } cbd_t; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define BD_SC_EMPTY ((ushort)0x8000) /* Receive is empty */ 29*4882a593Smuzhiyun #define BD_SC_READY ((ushort)0x8000) /* Transmit is ready */ 30*4882a593Smuzhiyun #define BD_SC_WRAP ((ushort)0x2000) /* Last buffer descriptor */ 31*4882a593Smuzhiyun #define BD_SC_INTRPT ((ushort)0x1000) /* Interrupt on change */ 32*4882a593Smuzhiyun #define BD_SC_LAST ((ushort)0x0800) /* Last buffer in frame */ 33*4882a593Smuzhiyun #define BD_SC_TC ((ushort)0x0400) /* Transmit CRC */ 34*4882a593Smuzhiyun #define BD_SC_CM ((ushort)0x0200) /* Continous mode */ 35*4882a593Smuzhiyun #define BD_SC_ID ((ushort)0x0100) /* Rec'd too many idles */ 36*4882a593Smuzhiyun #define BD_SC_P ((ushort)0x0100) /* xmt preamble */ 37*4882a593Smuzhiyun #define BD_SC_BR ((ushort)0x0020) /* Break received */ 38*4882a593Smuzhiyun #define BD_SC_FR ((ushort)0x0010) /* Framing error */ 39*4882a593Smuzhiyun #define BD_SC_PR ((ushort)0x0008) /* Parity error */ 40*4882a593Smuzhiyun #define BD_SC_OV ((ushort)0x0002) /* Overrun */ 41*4882a593Smuzhiyun #define BD_SC_CD ((ushort)0x0001) /* Carrier Detect lost */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun /* Buffer descriptor control/status used by Ethernet receive. 44*4882a593Smuzhiyun */ 45*4882a593Smuzhiyun #define BD_ENET_RX_EMPTY ((ushort)0x8000) 46*4882a593Smuzhiyun #define BD_ENET_RX_RO1 ((ushort)0x4000) 47*4882a593Smuzhiyun #define BD_ENET_RX_WRAP ((ushort)0x2000) 48*4882a593Smuzhiyun #define BD_ENET_RX_INTR ((ushort)0x1000) 49*4882a593Smuzhiyun #define BD_ENET_RX_RO2 BD_ENET_RX_INTR 50*4882a593Smuzhiyun #define BD_ENET_RX_LAST ((ushort)0x0800) 51*4882a593Smuzhiyun #define BD_ENET_RX_FIRST ((ushort)0x0400) 52*4882a593Smuzhiyun #define BD_ENET_RX_MISS ((ushort)0x0100) 53*4882a593Smuzhiyun #define BD_ENET_RX_BC ((ushort)0x0080) 54*4882a593Smuzhiyun #define BD_ENET_RX_MC ((ushort)0x0040) 55*4882a593Smuzhiyun #define BD_ENET_RX_LG ((ushort)0x0020) 56*4882a593Smuzhiyun #define BD_ENET_RX_NO ((ushort)0x0010) 57*4882a593Smuzhiyun #define BD_ENET_RX_SH ((ushort)0x0008) 58*4882a593Smuzhiyun #define BD_ENET_RX_CR ((ushort)0x0004) 59*4882a593Smuzhiyun #define BD_ENET_RX_OV ((ushort)0x0002) 60*4882a593Smuzhiyun #define BD_ENET_RX_CL ((ushort)0x0001) 61*4882a593Smuzhiyun #define BD_ENET_RX_TR BD_ENET_RX_CL 62*4882a593Smuzhiyun #define BD_ENET_RX_STATS ((ushort)0x013f) /* All status bits */ 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* Buffer descriptor control/status used by Ethernet transmit. 65*4882a593Smuzhiyun */ 66*4882a593Smuzhiyun #define BD_ENET_TX_READY ((ushort)0x8000) 67*4882a593Smuzhiyun #define BD_ENET_TX_PAD ((ushort)0x4000) 68*4882a593Smuzhiyun #define BD_ENET_TX_TO1 BD_ENET_TX_PAD 69*4882a593Smuzhiyun #define BD_ENET_TX_WRAP ((ushort)0x2000) 70*4882a593Smuzhiyun #define BD_ENET_TX_INTR ((ushort)0x1000) 71*4882a593Smuzhiyun #define BD_ENET_TX_TO2 BD_ENET_TX_INTR_ 72*4882a593Smuzhiyun #define BD_ENET_TX_LAST ((ushort)0x0800) 73*4882a593Smuzhiyun #define BD_ENET_TX_TC ((ushort)0x0400) 74*4882a593Smuzhiyun #define BD_ENET_TX_DEF ((ushort)0x0200) 75*4882a593Smuzhiyun #define BD_ENET_TX_ABC BD_ENET_TX_DEF 76*4882a593Smuzhiyun #define BD_ENET_TX_HB ((ushort)0x0100) 77*4882a593Smuzhiyun #define BD_ENET_TX_LC ((ushort)0x0080) 78*4882a593Smuzhiyun #define BD_ENET_TX_RL ((ushort)0x0040) 79*4882a593Smuzhiyun #define BD_ENET_TX_RCMASK ((ushort)0x003c) 80*4882a593Smuzhiyun #define BD_ENET_TX_UN ((ushort)0x0002) 81*4882a593Smuzhiyun #define BD_ENET_TX_CSL ((ushort)0x0001) 82*4882a593Smuzhiyun #define BD_ENET_TX_STATS ((ushort)0x03ff) /* All status bits */ 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /********************************************************************* 85*4882a593Smuzhiyun * Fast Ethernet Controller (FEC) 86*4882a593Smuzhiyun *********************************************************************/ 87*4882a593Smuzhiyun /* FEC private information */ 88*4882a593Smuzhiyun struct fec_info_s { 89*4882a593Smuzhiyun int index; 90*4882a593Smuzhiyun u32 iobase; 91*4882a593Smuzhiyun u32 pinmux; 92*4882a593Smuzhiyun u32 miibase; 93*4882a593Smuzhiyun int phy_addr; 94*4882a593Smuzhiyun int dup_spd; 95*4882a593Smuzhiyun char *phy_name; 96*4882a593Smuzhiyun int phyname_init; 97*4882a593Smuzhiyun cbd_t *rxbd; /* Rx BD */ 98*4882a593Smuzhiyun cbd_t *txbd; /* Tx BD */ 99*4882a593Smuzhiyun uint rxIdx; 100*4882a593Smuzhiyun uint txIdx; 101*4882a593Smuzhiyun char *txbuf; 102*4882a593Smuzhiyun int initialized; 103*4882a593Smuzhiyun struct fec_info_s *next; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC 107*4882a593Smuzhiyun /* Register read/write struct */ 108*4882a593Smuzhiyun typedef struct fec { 109*4882a593Smuzhiyun #ifdef CONFIG_M5272 110*4882a593Smuzhiyun u32 ecr; /* 0x00 */ 111*4882a593Smuzhiyun u32 eir; /* 0x04 */ 112*4882a593Smuzhiyun u32 eimr; /* 0x08 */ 113*4882a593Smuzhiyun u32 ivsr; /* 0x0C */ 114*4882a593Smuzhiyun u32 rdar; /* 0x10 */ 115*4882a593Smuzhiyun u32 tdar; /* 0x14 */ 116*4882a593Smuzhiyun u8 resv1[0x28]; /* 0x18 */ 117*4882a593Smuzhiyun u32 mmfr; /* 0x40 */ 118*4882a593Smuzhiyun u32 mscr; /* 0x44 */ 119*4882a593Smuzhiyun u8 resv2[0x44]; /* 0x48 */ 120*4882a593Smuzhiyun u32 frbr; /* 0x8C */ 121*4882a593Smuzhiyun u32 frsr; /* 0x90 */ 122*4882a593Smuzhiyun u8 resv3[0x10]; /* 0x94 */ 123*4882a593Smuzhiyun u32 tfwr; /* 0xA4 */ 124*4882a593Smuzhiyun u32 res4; /* 0xA8 */ 125*4882a593Smuzhiyun u32 tfsr; /* 0xAC */ 126*4882a593Smuzhiyun u8 resv4[0x50]; /* 0xB0 */ 127*4882a593Smuzhiyun u32 opd; /* 0x100 - dummy */ 128*4882a593Smuzhiyun u32 rcr; /* 0x104 */ 129*4882a593Smuzhiyun u32 mibc; /* 0x108 */ 130*4882a593Smuzhiyun u8 resv5[0x38]; /* 0x10C */ 131*4882a593Smuzhiyun u32 tcr; /* 0x144 */ 132*4882a593Smuzhiyun u8 resv6[0x270]; /* 0x148 */ 133*4882a593Smuzhiyun u32 iaur; /* 0x3B8 - dummy */ 134*4882a593Smuzhiyun u32 ialr; /* 0x3BC - dummy */ 135*4882a593Smuzhiyun u32 palr; /* 0x3C0 */ 136*4882a593Smuzhiyun u32 paur; /* 0x3C4 */ 137*4882a593Smuzhiyun u32 gaur; /* 0x3C8 */ 138*4882a593Smuzhiyun u32 galr; /* 0x3CC */ 139*4882a593Smuzhiyun u32 erdsr; /* 0x3D0 */ 140*4882a593Smuzhiyun u32 etdsr; /* 0x3D4 */ 141*4882a593Smuzhiyun u32 emrbr; /* 0x3D8 */ 142*4882a593Smuzhiyun u8 resv12[0x74]; /* 0x18C */ 143*4882a593Smuzhiyun #else 144*4882a593Smuzhiyun u8 resv0[0x4]; 145*4882a593Smuzhiyun u32 eir; 146*4882a593Smuzhiyun u32 eimr; 147*4882a593Smuzhiyun u8 resv1[0x4]; 148*4882a593Smuzhiyun u32 rdar; 149*4882a593Smuzhiyun u32 tdar; 150*4882a593Smuzhiyun u8 resv2[0xC]; 151*4882a593Smuzhiyun u32 ecr; 152*4882a593Smuzhiyun u8 resv3[0x18]; 153*4882a593Smuzhiyun u32 mmfr; 154*4882a593Smuzhiyun u32 mscr; 155*4882a593Smuzhiyun u8 resv4[0x1C]; 156*4882a593Smuzhiyun u32 mibc; 157*4882a593Smuzhiyun u8 resv5[0x1C]; 158*4882a593Smuzhiyun u32 rcr; 159*4882a593Smuzhiyun u8 resv6[0x3C]; 160*4882a593Smuzhiyun u32 tcr; 161*4882a593Smuzhiyun u8 resv7[0x1C]; 162*4882a593Smuzhiyun u32 palr; 163*4882a593Smuzhiyun u32 paur; 164*4882a593Smuzhiyun u32 opd; 165*4882a593Smuzhiyun u8 resv8[0x28]; 166*4882a593Smuzhiyun u32 iaur; 167*4882a593Smuzhiyun u32 ialr; 168*4882a593Smuzhiyun u32 gaur; 169*4882a593Smuzhiyun u32 galr; 170*4882a593Smuzhiyun u8 resv9[0x1C]; 171*4882a593Smuzhiyun u32 tfwr; 172*4882a593Smuzhiyun u8 resv10[0x4]; 173*4882a593Smuzhiyun u32 frbr; 174*4882a593Smuzhiyun u32 frsr; 175*4882a593Smuzhiyun u8 resv11[0x2C]; 176*4882a593Smuzhiyun u32 erdsr; 177*4882a593Smuzhiyun u32 etdsr; 178*4882a593Smuzhiyun u32 emrbr; 179*4882a593Smuzhiyun u8 resv12[0x74]; 180*4882a593Smuzhiyun #endif 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun u32 rmon_t_drop; 183*4882a593Smuzhiyun u32 rmon_t_packets; 184*4882a593Smuzhiyun u32 rmon_t_bc_pkt; 185*4882a593Smuzhiyun u32 rmon_t_mc_pkt; 186*4882a593Smuzhiyun u32 rmon_t_crc_align; 187*4882a593Smuzhiyun u32 rmon_t_undersize; 188*4882a593Smuzhiyun u32 rmon_t_oversize; 189*4882a593Smuzhiyun u32 rmon_t_frag; 190*4882a593Smuzhiyun u32 rmon_t_jab; 191*4882a593Smuzhiyun u32 rmon_t_col; 192*4882a593Smuzhiyun u32 rmon_t_p64; 193*4882a593Smuzhiyun u32 rmon_t_p65to127; 194*4882a593Smuzhiyun u32 rmon_t_p128to255; 195*4882a593Smuzhiyun u32 rmon_t_p256to511; 196*4882a593Smuzhiyun u32 rmon_t_p512to1023; 197*4882a593Smuzhiyun u32 rmon_t_p1024to2047; 198*4882a593Smuzhiyun u32 rmon_t_p_gte2048; 199*4882a593Smuzhiyun u32 rmon_t_octets; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun u32 ieee_t_drop; 202*4882a593Smuzhiyun u32 ieee_t_frame_ok; 203*4882a593Smuzhiyun u32 ieee_t_1col; 204*4882a593Smuzhiyun u32 ieee_t_mcol; 205*4882a593Smuzhiyun u32 ieee_t_def; 206*4882a593Smuzhiyun u32 ieee_t_lcol; 207*4882a593Smuzhiyun u32 ieee_t_excol; 208*4882a593Smuzhiyun u32 ieee_t_macerr; 209*4882a593Smuzhiyun u32 ieee_t_cserr; 210*4882a593Smuzhiyun u32 ieee_t_sqe; 211*4882a593Smuzhiyun u32 ieee_t_fdxfc; 212*4882a593Smuzhiyun u32 ieee_t_octets_ok; 213*4882a593Smuzhiyun u8 resv13[0x8]; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun u32 rmon_r_drop; 216*4882a593Smuzhiyun u32 rmon_r_packets; 217*4882a593Smuzhiyun u32 rmon_r_bc_pkt; 218*4882a593Smuzhiyun u32 rmon_r_mc_pkt; 219*4882a593Smuzhiyun u32 rmon_r_crc_align; 220*4882a593Smuzhiyun u32 rmon_r_undersize; 221*4882a593Smuzhiyun u32 rmon_r_oversize; 222*4882a593Smuzhiyun u32 rmon_r_frag; 223*4882a593Smuzhiyun u32 rmon_r_jab; 224*4882a593Smuzhiyun u32 rmon_r_resvd_0; 225*4882a593Smuzhiyun u32 rmon_r_p64; 226*4882a593Smuzhiyun u32 rmon_r_p65to127; 227*4882a593Smuzhiyun u32 rmon_r_p128to255; 228*4882a593Smuzhiyun u32 rmon_r_p256to511; 229*4882a593Smuzhiyun u32 rmon_r_p512to1023; 230*4882a593Smuzhiyun u32 rmon_r_p1024to2047; 231*4882a593Smuzhiyun u32 rmon_r_p_gte2048; 232*4882a593Smuzhiyun u32 rmon_r_octets; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun u32 ieee_r_drop; 235*4882a593Smuzhiyun u32 ieee_r_frame_ok; 236*4882a593Smuzhiyun u32 ieee_r_crc; 237*4882a593Smuzhiyun u32 ieee_r_align; 238*4882a593Smuzhiyun u32 ieee_r_macerr; 239*4882a593Smuzhiyun u32 ieee_r_fdxfc; 240*4882a593Smuzhiyun u32 ieee_r_octets_ok; 241*4882a593Smuzhiyun } fec_t; 242*4882a593Smuzhiyun #endif /* CONFIG_MCFFEC */ 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /********************************************************************* 245*4882a593Smuzhiyun * Fast Ethernet Controller (FEC) 246*4882a593Smuzhiyun *********************************************************************/ 247*4882a593Smuzhiyun /* Bit definitions and macros for FEC_EIR */ 248*4882a593Smuzhiyun #define FEC_EIR_CLEAR_ALL (0xFFF80000) 249*4882a593Smuzhiyun #define FEC_EIR_HBERR (0x80000000) 250*4882a593Smuzhiyun #define FEC_EIR_BABR (0x40000000) 251*4882a593Smuzhiyun #define FEC_EIR_BABT (0x20000000) 252*4882a593Smuzhiyun #define FEC_EIR_GRA (0x10000000) 253*4882a593Smuzhiyun #define FEC_EIR_TXF (0x08000000) 254*4882a593Smuzhiyun #define FEC_EIR_TXB (0x04000000) 255*4882a593Smuzhiyun #define FEC_EIR_RXF (0x02000000) 256*4882a593Smuzhiyun #define FEC_EIR_RXB (0x01000000) 257*4882a593Smuzhiyun #define FEC_EIR_MII (0x00800000) 258*4882a593Smuzhiyun #define FEC_EIR_EBERR (0x00400000) 259*4882a593Smuzhiyun #define FEC_EIR_LC (0x00200000) 260*4882a593Smuzhiyun #define FEC_EIR_RL (0x00100000) 261*4882a593Smuzhiyun #define FEC_EIR_UN (0x00080000) 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun /* Bit definitions and macros for FEC_RDAR */ 264*4882a593Smuzhiyun #define FEC_RDAR_R_DES_ACTIVE (0x01000000) 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun /* Bit definitions and macros for FEC_TDAR */ 267*4882a593Smuzhiyun #define FEC_TDAR_X_DES_ACTIVE (0x01000000) 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun /* Bit definitions and macros for FEC_ECR */ 270*4882a593Smuzhiyun #define FEC_ECR_ETHER_EN (0x00000002) 271*4882a593Smuzhiyun #define FEC_ECR_RESET (0x00000001) 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun /* Bit definitions and macros for FEC_MMFR */ 274*4882a593Smuzhiyun #define FEC_MMFR_DATA(x) (((x)&0xFFFF)) 275*4882a593Smuzhiyun #define FEC_MMFR_ST(x) (((x)&0x03)<<30) 276*4882a593Smuzhiyun #define FEC_MMFR_ST_01 (0x40000000) 277*4882a593Smuzhiyun #define FEC_MMFR_OP_RD (0x20000000) 278*4882a593Smuzhiyun #define FEC_MMFR_OP_WR (0x10000000) 279*4882a593Smuzhiyun #define FEC_MMFR_PA(x) (((x)&0x1F)<<23) 280*4882a593Smuzhiyun #define FEC_MMFR_RA(x) (((x)&0x1F)<<18) 281*4882a593Smuzhiyun #define FEC_MMFR_TA(x) (((x)&0x03)<<16) 282*4882a593Smuzhiyun #define FEC_MMFR_TA_10 (0x00020000) 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun /* Bit definitions and macros for FEC_MSCR */ 285*4882a593Smuzhiyun #define FEC_MSCR_DIS_PREAMBLE (0x00000080) 286*4882a593Smuzhiyun #define FEC_MSCR_MII_SPEED(x) (((x)&0x3F)<<1) 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun /* Bit definitions and macros for FEC_MIBC */ 289*4882a593Smuzhiyun #define FEC_MIBC_MIB_DISABLE (0x80000000) 290*4882a593Smuzhiyun #define FEC_MIBC_MIB_IDLE (0x40000000) 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun /* Bit definitions and macros for FEC_RCR */ 293*4882a593Smuzhiyun #define FEC_RCR_MAX_FL(x) (((x)&0x7FF)<<16) 294*4882a593Smuzhiyun #define FEC_RCR_FCE (0x00000020) 295*4882a593Smuzhiyun #define FEC_RCR_BC_REJ (0x00000010) 296*4882a593Smuzhiyun #define FEC_RCR_PROM (0x00000008) 297*4882a593Smuzhiyun #define FEC_RCR_MII_MODE (0x00000004) 298*4882a593Smuzhiyun #define FEC_RCR_DRT (0x00000002) 299*4882a593Smuzhiyun #define FEC_RCR_LOOP (0x00000001) 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun /* Bit definitions and macros for FEC_TCR */ 302*4882a593Smuzhiyun #define FEC_TCR_RFC_PAUSE (0x00000010) 303*4882a593Smuzhiyun #define FEC_TCR_TFC_PAUSE (0x00000008) 304*4882a593Smuzhiyun #define FEC_TCR_FDEN (0x00000004) 305*4882a593Smuzhiyun #define FEC_TCR_HBC (0x00000002) 306*4882a593Smuzhiyun #define FEC_TCR_GTS (0x00000001) 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /* Bit definitions and macros for FEC_PAUR */ 309*4882a593Smuzhiyun #define FEC_PAUR_PADDR2(x) (((x)&0xFFFF)<<16) 310*4882a593Smuzhiyun #define FEC_PAUR_TYPE(x) ((x)&0xFFFF) 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun /* Bit definitions and macros for FEC_OPD */ 313*4882a593Smuzhiyun #define FEC_OPD_PAUSE_DUR(x) (((x)&0x0000FFFF)<<0) 314*4882a593Smuzhiyun #define FEC_OPD_OPCODE(x) (((x)&0x0000FFFF)<<16) 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun /* Bit definitions and macros for FEC_TFWR */ 317*4882a593Smuzhiyun #define FEC_TFWR_X_WMRK(x) ((x)&0x03) 318*4882a593Smuzhiyun #define FEC_TFWR_X_WMRK_64 (0x01) 319*4882a593Smuzhiyun #define FEC_TFWR_X_WMRK_128 (0x02) 320*4882a593Smuzhiyun #define FEC_TFWR_X_WMRK_192 (0x03) 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun /* Bit definitions and macros for FEC_FRBR */ 323*4882a593Smuzhiyun #define FEC_FRBR_R_BOUND(x) (((x)&0xFF)<<2) 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun /* Bit definitions and macros for FEC_FRSR */ 326*4882a593Smuzhiyun #define FEC_FRSR_R_FSTART(x) (((x)&0xFF)<<2) 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun /* Bit definitions and macros for FEC_ERDSR */ 329*4882a593Smuzhiyun #define FEC_ERDSR_R_DES_START(x) (((x)&0x3FFFFFFF)<<2) 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun /* Bit definitions and macros for FEC_ETDSR */ 332*4882a593Smuzhiyun #define FEC_ETDSR_X_DES_START(x) (((x)&0x3FFFFFFF)<<2) 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun /* Bit definitions and macros for FEC_EMRBR */ 335*4882a593Smuzhiyun #define FEC_EMRBR_R_BUF_SIZE(x) (((x)&0x7F)<<4) 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun #define FEC_RESET_DELAY 100 338*4882a593Smuzhiyun #define FEC_RX_TOUT 100 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun int fecpin_setclear(struct eth_device *dev, int setclear); 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun #ifdef CONFIG_SYS_DISCOVER_PHY 343*4882a593Smuzhiyun void __mii_init(void); 344*4882a593Smuzhiyun uint mii_send(uint mii_cmd); 345*4882a593Smuzhiyun int mii_discover_phy(struct eth_device *dev); 346*4882a593Smuzhiyun int mcffec_miiphy_read(struct mii_dev *bus, int addr, int devad, int reg); 347*4882a593Smuzhiyun int mcffec_miiphy_write(struct mii_dev *bus, int addr, int devad, int reg, 348*4882a593Smuzhiyun u16 value); 349*4882a593Smuzhiyun #endif 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun #endif /* fec_h */ 352