xref: /OK3568_Linux_fs/u-boot/arch/m68k/include/asm/coldfire/ssi.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SSI Internal Memory Map
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __SSI_H__
11*4882a593Smuzhiyun #define __SSI_H__
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun typedef struct ssi {
14*4882a593Smuzhiyun 	u32 tx0;
15*4882a593Smuzhiyun 	u32 tx1;
16*4882a593Smuzhiyun 	u32 rx0;
17*4882a593Smuzhiyun 	u32 rx1;
18*4882a593Smuzhiyun 	u32 cr;
19*4882a593Smuzhiyun 	u32 isr;
20*4882a593Smuzhiyun 	u32 ier;
21*4882a593Smuzhiyun 	u32 tcr;
22*4882a593Smuzhiyun 	u32 rcr;
23*4882a593Smuzhiyun 	u32 ccr;
24*4882a593Smuzhiyun 	u8 resv0[0x4];
25*4882a593Smuzhiyun 	u32 fcsr;
26*4882a593Smuzhiyun 	u8 resv1[0x8];
27*4882a593Smuzhiyun 	u32 acr;
28*4882a593Smuzhiyun 	u32 acadd;
29*4882a593Smuzhiyun 	u32 acdat;
30*4882a593Smuzhiyun 	u32 atag;
31*4882a593Smuzhiyun 	u32 tmask;
32*4882a593Smuzhiyun 	u32 rmask;
33*4882a593Smuzhiyun } ssi_t;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define SSI_CR_CIS			(0x00000200)
36*4882a593Smuzhiyun #define SSI_CR_TCH			(0x00000100)
37*4882a593Smuzhiyun #define SSI_CR_MCE			(0x00000080)
38*4882a593Smuzhiyun #define SSI_CR_I2S_MASK			(0xFFFFFF9F)
39*4882a593Smuzhiyun #define SSI_CR_I2S_SLAVE		(0x00000040)
40*4882a593Smuzhiyun #define SSI_CR_I2S_MASTER		(0x00000020)
41*4882a593Smuzhiyun #define SSI_CR_I2S_NORMAL		(0x00000000)
42*4882a593Smuzhiyun #define SSI_CR_SYN			(0x00000010)
43*4882a593Smuzhiyun #define SSI_CR_NET			(0x00000008)
44*4882a593Smuzhiyun #define SSI_CR_RE			(0x00000004)
45*4882a593Smuzhiyun #define SSI_CR_TE			(0x00000002)
46*4882a593Smuzhiyun #define SSI_CR_SSI_EN			(0x00000001)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define SSI_ISR_CMDAU			(0x00040000)
49*4882a593Smuzhiyun #define SSI_ISR_CMDDU			(0x00020000)
50*4882a593Smuzhiyun #define SSI_ISR_RXT			(0x00010000)
51*4882a593Smuzhiyun #define SSI_ISR_RDR1			(0x00008000)
52*4882a593Smuzhiyun #define SSI_ISR_RDR0			(0x00004000)
53*4882a593Smuzhiyun #define SSI_ISR_TDE1			(0x00002000)
54*4882a593Smuzhiyun #define SSI_ISR_TDE0			(0x00001000)
55*4882a593Smuzhiyun #define SSI_ISR_ROE1			(0x00000800)
56*4882a593Smuzhiyun #define SSI_ISR_ROE0			(0x00000400)
57*4882a593Smuzhiyun #define SSI_ISR_TUE1			(0x00000200)
58*4882a593Smuzhiyun #define SSI_ISR_TUE0			(0x00000100)
59*4882a593Smuzhiyun #define SSI_ISR_TFS			(0x00000080)
60*4882a593Smuzhiyun #define SSI_ISR_RFS			(0x00000040)
61*4882a593Smuzhiyun #define SSI_ISR_TLS			(0x00000020)
62*4882a593Smuzhiyun #define SSI_ISR_RLS			(0x00000010)
63*4882a593Smuzhiyun #define SSI_ISR_RFF1			(0x00000008)
64*4882a593Smuzhiyun #define SSI_ISR_RFF0			(0x00000004)
65*4882a593Smuzhiyun #define SSI_ISR_TFE1			(0x00000002)
66*4882a593Smuzhiyun #define SSI_ISR_TFE0			(0x00000001)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define SSI_IER_RDMAE			(0x00400000)
69*4882a593Smuzhiyun #define SSI_IER_RIE			(0x00200000)
70*4882a593Smuzhiyun #define SSI_IER_TDMAE			(0x00100000)
71*4882a593Smuzhiyun #define SSI_IER_TIE			(0x00080000)
72*4882a593Smuzhiyun #define SSI_IER_CMDAU			(0x00040000)
73*4882a593Smuzhiyun #define SSI_IER_CMDU			(0x00020000)
74*4882a593Smuzhiyun #define SSI_IER_RXT			(0x00010000)
75*4882a593Smuzhiyun #define SSI_IER_RDR1			(0x00008000)
76*4882a593Smuzhiyun #define SSI_IER_RDR0			(0x00004000)
77*4882a593Smuzhiyun #define SSI_IER_TDE1			(0x00002000)
78*4882a593Smuzhiyun #define SSI_IER_TDE0			(0x00001000)
79*4882a593Smuzhiyun #define SSI_IER_ROE1			(0x00000800)
80*4882a593Smuzhiyun #define SSI_IER_ROE0			(0x00000400)
81*4882a593Smuzhiyun #define SSI_IER_TUE1			(0x00000200)
82*4882a593Smuzhiyun #define SSI_IER_TUE0			(0x00000100)
83*4882a593Smuzhiyun #define SSI_IER_TFS			(0x00000080)
84*4882a593Smuzhiyun #define SSI_IER_RFS			(0x00000040)
85*4882a593Smuzhiyun #define SSI_IER_TLS			(0x00000020)
86*4882a593Smuzhiyun #define SSI_IER_RLS			(0x00000010)
87*4882a593Smuzhiyun #define SSI_IER_RFF1			(0x00000008)
88*4882a593Smuzhiyun #define SSI_IER_RFF0			(0x00000004)
89*4882a593Smuzhiyun #define SSI_IER_TFE1			(0x00000002)
90*4882a593Smuzhiyun #define SSI_IER_TFE0			(0x00000001)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define SSI_TCR_TXBIT0			(0x00000200)
93*4882a593Smuzhiyun #define SSI_TCR_TFEN1			(0x00000100)
94*4882a593Smuzhiyun #define SSI_TCR_TFEN0			(0x00000080)
95*4882a593Smuzhiyun #define SSI_TCR_TFDIR			(0x00000040)
96*4882a593Smuzhiyun #define SSI_TCR_TXDIR			(0x00000020)
97*4882a593Smuzhiyun #define SSI_TCR_TSHFD			(0x00000010)
98*4882a593Smuzhiyun #define SSI_TCR_TSCKP			(0x00000008)
99*4882a593Smuzhiyun #define SSI_TCR_TFSI			(0x00000004)
100*4882a593Smuzhiyun #define SSI_TCR_TFSL			(0x00000002)
101*4882a593Smuzhiyun #define SSI_TCR_TEFS			(0x00000001)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define SSI_RCR_RXEXT			(0x00000400)
104*4882a593Smuzhiyun #define SSI_RCR_RXBIT0			(0x00000200)
105*4882a593Smuzhiyun #define SSI_RCR_RFEN1			(0x00000100)
106*4882a593Smuzhiyun #define SSI_RCR_RFEN0			(0x00000080)
107*4882a593Smuzhiyun #define SSI_RCR_RSHFD			(0x00000010)
108*4882a593Smuzhiyun #define SSI_RCR_RSCKP			(0x00000008)
109*4882a593Smuzhiyun #define SSI_RCR_RFSI			(0x00000004)
110*4882a593Smuzhiyun #define SSI_RCR_RFSL			(0x00000002)
111*4882a593Smuzhiyun #define SSI_RCR_REFS			(0x00000001)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define SSI_CCR_DIV2			(0x00040000)
114*4882a593Smuzhiyun #define SSI_CCR_PSR			(0x00020000)
115*4882a593Smuzhiyun #define SSI_CCR_WL(x)			(((x) & 0x0F) << 13)
116*4882a593Smuzhiyun #define SSI_CCR_WL_MASK			(0xFFFE1FFF)
117*4882a593Smuzhiyun #define SSI_CCR_DC(x)			(((x)& 0x1F) << 8)
118*4882a593Smuzhiyun #define SSI_CCR_DC_MASK			(0xFFFFE0FF)
119*4882a593Smuzhiyun #define SSI_CCR_PM(x)			((x) & 0xFF)
120*4882a593Smuzhiyun #define SSI_CCR_PM_MASK			(0xFFFFFF00)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define SSI_FCSR_RFCNT1(x)		(((x) & 0x0F) << 28)
123*4882a593Smuzhiyun #define SSI_FCSR_RFCNT1_MASK		(0x0FFFFFFF)
124*4882a593Smuzhiyun #define SSI_FCSR_TFCNT1(x)		(((x) & 0x0F) << 24)
125*4882a593Smuzhiyun #define SSI_FCSR_TFCNT1_MASK		(0xF0FFFFFF)
126*4882a593Smuzhiyun #define SSI_FCSR_RFWM1(x)		(((x) & 0x0F) << 20)
127*4882a593Smuzhiyun #define SSI_FCSR_RFWM1_MASK		(0xFF0FFFFF)
128*4882a593Smuzhiyun #define SSI_FCSR_TFWM1(x)		(((x) & 0x0F) << 16)
129*4882a593Smuzhiyun #define SSI_FCSR_TFWM1_MASK		(0xFFF0FFFF)
130*4882a593Smuzhiyun #define SSI_FCSR_RFCNT0(x)		(((x) & 0x0F) << 12)
131*4882a593Smuzhiyun #define SSI_FCSR_RFCNT0_MASK		(0xFFFF0FFF)
132*4882a593Smuzhiyun #define SSI_FCSR_TFCNT0(x)		(((x) & 0x0F) << 8)
133*4882a593Smuzhiyun #define SSI_FCSR_TFCNT0_MASK		(0xFFFFF0FF)
134*4882a593Smuzhiyun #define SSI_FCSR_RFWM0(x)		(((x) & 0x0F) << 4)
135*4882a593Smuzhiyun #define SSI_FCSR_RFWM0_MASK		(0xFFFFFF0F)
136*4882a593Smuzhiyun #define SSI_FCSR_TFWM0(x)		((x) & 0x0F)
137*4882a593Smuzhiyun #define SSI_FCSR_TFWM0_MASK		(0xFFFFFFF0)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define SSI_ACR_FRDIV(x)		(((x) & 0x3F) << 5)
140*4882a593Smuzhiyun #define SSI_ACR_FRDIV_MASK		(0xFFFFF81F)
141*4882a593Smuzhiyun #define SSI_ACR_WR			(0x00000010)
142*4882a593Smuzhiyun #define SSI_ACR_RD			(0x00000008)
143*4882a593Smuzhiyun #define SSI_ACR_TIF			(0x00000004)
144*4882a593Smuzhiyun #define SSI_ACR_FV			(0x00000002)
145*4882a593Smuzhiyun #define SSI_ACR_AC97EN			(0x00000001)
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define SSI_ACADD_SSI_ACADD(x)		((x) & 0x0007FFFF)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define SSI_ACDAT_SSI_ACDAT(x)		((x) & 0x0007FFFF)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define SSI_ATAG_DDI_ATAG(x)		((x) & 0x0000FFFF)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #endif					/* __SSI_H__ */
154