xref: /OK3568_Linux_fs/u-boot/arch/m68k/include/asm/coldfire/flexcan.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Flex CAN Memory Map
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __FLEXCAN_H__
11*4882a593Smuzhiyun #define __FLEXCAN_H__
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* FlexCan Message Buffer */
14*4882a593Smuzhiyun typedef struct can_msgbuf_ctrl {
15*4882a593Smuzhiyun #ifdef CONFIG_M5282
16*4882a593Smuzhiyun 	u8 tmstamp;		/* 0x00 Timestamp */
17*4882a593Smuzhiyun 	u8 ctrl;		/* 0x01 Control */
18*4882a593Smuzhiyun 	u16 idh;		/* 0x02 ID High */
19*4882a593Smuzhiyun 	u16 idl;		/* 0x04 ID High */
20*4882a593Smuzhiyun 	u8 data[8];		/* 0x06 8 Byte Data Field */
21*4882a593Smuzhiyun 	u16 res;		/* 0x0E */
22*4882a593Smuzhiyun #else
23*4882a593Smuzhiyun 	u16 ctrl;		/* 0x00 Control/Status */
24*4882a593Smuzhiyun 	u16 tmstamp;		/* 0x02 Timestamp */
25*4882a593Smuzhiyun 	u32 id;			/* 0x04 Identifier */
26*4882a593Smuzhiyun 	u8 data[8];		/* 0x08 8 Byte Data Field */
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun } can_msg_t;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #ifdef CONFIG_M5282
31*4882a593Smuzhiyun /* MSGBUF CTRL */
32*4882a593Smuzhiyun #define CAN_MSGBUF_CTRL_CODE(x)		(((x) & 0x0F) << 4)
33*4882a593Smuzhiyun #define CAN_MSGBUF_CTRL_CODE_MASK	(0x0F)
34*4882a593Smuzhiyun #define CAN_MSGBUF_CTRL_LEN(x)		((x) & 0x0F)
35*4882a593Smuzhiyun #define CAN_MSGBUF_CTRL_LEN_MASK	(0xF0)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* MSGBUF ID */
38*4882a593Smuzhiyun #define CAN_MSGBUF_IDH_STD(x)		(((x) & 0x07FF) << 5)
39*4882a593Smuzhiyun #define CAN_MSGBUF_IDH_STD_MASK		(0xE003FFFF)
40*4882a593Smuzhiyun #define CAN_MSGBUF_IDH_SRR		(0x0010)
41*4882a593Smuzhiyun #define CAN_MSGBUF_IDH_IDE		(0x0080)
42*4882a593Smuzhiyun #define CAN_MSGBUF_IDH_EXTH(x)		((x) & 0x07)
43*4882a593Smuzhiyun #define CAN_MSGBUF_IDH_EXTH_MASK	(0xFFF8)
44*4882a593Smuzhiyun #define CAN_MSGBUF_IDL_EXTL(x)		(((x) & 0x7FFF) << 1)
45*4882a593Smuzhiyun #define CAN_MSGBUF_IDL_EXTL_MASK		(0xFFFE)
46*4882a593Smuzhiyun #define CAN_MSGBUF_IDL_RTR		(0x0001)
47*4882a593Smuzhiyun #else
48*4882a593Smuzhiyun /* MSGBUF CTRL */
49*4882a593Smuzhiyun #define CAN_MSGBUF_CTRL_CODE(x)		(((x) & 0x000F) << 8)
50*4882a593Smuzhiyun #define CAN_MSGBUF_CTRL_CODE_MASK	(0xF0FF)
51*4882a593Smuzhiyun #define CAN_MSGBUF_CTRL_SRR		(0x0040)
52*4882a593Smuzhiyun #define CAN_MSGBUF_CTRL_IDE		(0x0020)
53*4882a593Smuzhiyun #define CAN_MSGBUF_CTRL_RTR		(0x0010)
54*4882a593Smuzhiyun #define CAN_MSGBUF_CTRL_LEN(x)		((x) & 0x000F)
55*4882a593Smuzhiyun #define CAN_MSGBUF_CTRL_LEN_MASK	(0xFFF0)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* MSGBUF ID */
58*4882a593Smuzhiyun #define CAN_MSGBUF_ID_STD(x)		(((x) & 0x000007FF) << 18)
59*4882a593Smuzhiyun #define CAN_MSGBUF_ID_STD_MASK		(0xE003FFFF)
60*4882a593Smuzhiyun #define CAN_MSGBUF_ID_EXT(x)		((x) & 0x0003FFFF)
61*4882a593Smuzhiyun #define CAN_MSGBUF_ID_EXT_MASK		(0xFFFC0000)
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* FlexCan module */
65*4882a593Smuzhiyun typedef struct can_ctrl {
66*4882a593Smuzhiyun 	u32 mcr;		/* 0x00 Module Configuration */
67*4882a593Smuzhiyun 	u32 ctrl;		/* 0x04 Control */
68*4882a593Smuzhiyun 	u32 timer;		/* 0x08 Free Running Timer */
69*4882a593Smuzhiyun 	u32 res1;		/* 0x0C */
70*4882a593Smuzhiyun 	u32 rxgmsk;		/* 0x10 Rx Global Mask */
71*4882a593Smuzhiyun 	u32 rx14msk;		/* 0x14 RxBuffer 14 Mask */
72*4882a593Smuzhiyun 	u32 rx15msk;		/* 0x18 RxBuffer 15 Mask */
73*4882a593Smuzhiyun #ifdef CONFIG_M5282
74*4882a593Smuzhiyun 	u32 res2;		/* 0x1C */
75*4882a593Smuzhiyun 	u16 errstat;		/* 0x20 Error and status */
76*4882a593Smuzhiyun 	u16 imsk;		/* 0x22 Interrupt Mask */
77*4882a593Smuzhiyun 	u16 iflag;		/* 0x24 Interrupt Flag */
78*4882a593Smuzhiyun 	u16 errcnt;		/* 0x26 Error Counter */
79*4882a593Smuzhiyun 	u32 res3[3];		/* 0x28 - 0x33 */
80*4882a593Smuzhiyun #else
81*4882a593Smuzhiyun 	u16 res2;		/* 0x1C */
82*4882a593Smuzhiyun 	u16 errcnt;		/* 0x1E Error Counter */
83*4882a593Smuzhiyun 	u16 res3;		/* 0x20 */
84*4882a593Smuzhiyun 	u16 errstat;		/* 0x22 Error and status */
85*4882a593Smuzhiyun 	u32 res4;		/* 0x24 */
86*4882a593Smuzhiyun 	u32 imsk;		/* 0x28 Interrupt Mask */
87*4882a593Smuzhiyun 	u32 res5;		/* 0x2C */
88*4882a593Smuzhiyun 	u16 iflag;		/* 0x30 Interrupt Flag */
89*4882a593Smuzhiyun #endif
90*4882a593Smuzhiyun 	u32 res6[19];		/* 0x34 - 0x7F */
91*4882a593Smuzhiyun 	void *msgbuf;		/* 0x80 Message Buffer 0-15 */
92*4882a593Smuzhiyun } can_t;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* MCR */
95*4882a593Smuzhiyun #define CAN_MCR_MDIS			(0x80000000)
96*4882a593Smuzhiyun #define CAN_MCR_FRZ			(0x40000000)
97*4882a593Smuzhiyun #define CAN_MCR_HALT			(0x10000000)
98*4882a593Smuzhiyun #define CAN_MCR_NORDY			(0x08000000)
99*4882a593Smuzhiyun #define CAN_MCF_WAKEMSK			(0x04000000)	/* 5282 */
100*4882a593Smuzhiyun #define CAN_MCR_SOFTRST			(0x02000000)
101*4882a593Smuzhiyun #define CAN_MCR_FRZACK			(0x01000000)
102*4882a593Smuzhiyun #define CAN_MCR_SUPV			(0x00800000)
103*4882a593Smuzhiyun #define CAN_MCR_SELFWAKE		(0x00400000)	/* 5282 */
104*4882a593Smuzhiyun #define CAN_MCR_APS			(0x00200000)	/* 5282 */
105*4882a593Smuzhiyun #define CAN_MCR_LPMACK			(0x00100000)
106*4882a593Smuzhiyun #define CAN_MCF_BCC			(0x00010000)
107*4882a593Smuzhiyun #define CAN_MCR_MAXMB(x)		((x) & 0x0F)
108*4882a593Smuzhiyun #define CAN_MCR_MAXMB_MASK		(0xFFFFFFF0)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* CTRL */
111*4882a593Smuzhiyun #define CAN_CTRL_PRESDIV(x)		(((x) & 0xFF) << 24)
112*4882a593Smuzhiyun #define CAN_CTRL_PRESDIV_MASK		(0x00FFFFFF)
113*4882a593Smuzhiyun #define CAN_CTRL_RJW(x)			(((x) & 0x03) << 22)
114*4882a593Smuzhiyun #define CAN_CTRL_RJW_MASK		(0xFF3FFFFF)
115*4882a593Smuzhiyun #define CAN_CTRL_PSEG1(x)		(((x) & 0x07) << 19)
116*4882a593Smuzhiyun #define CAN_CTRL_PSEG1_MASK		(0xFFC7FFFF)
117*4882a593Smuzhiyun #define CAN_CTRL_PSEG2(x)		(((x) & 0x07) << 16)
118*4882a593Smuzhiyun #define CAN_CTRL_PSEG2_MASK		(0xFFF8FFFF)
119*4882a593Smuzhiyun #define CAN_CTRL_BOFFMSK		(0x00008000)
120*4882a593Smuzhiyun #define CAN_CTRL_ERRMSK			(0x00004000)
121*4882a593Smuzhiyun #define CAN_CTRL_CLKSRC			(0x00002000)
122*4882a593Smuzhiyun #define CAN_CTRL_LPB			(0x00001000)
123*4882a593Smuzhiyun #define CAN_CTRL_RXMODE			(0x00000400)	/* 5282 */
124*4882a593Smuzhiyun #define CAN_CTRL_TXMODE(x)		(((x) & 0x03) << 8)	/* 5282 */
125*4882a593Smuzhiyun #define CAN_CTRL_TXMODE_MASK		(0xFFFFFCFF)	/* 5282 */
126*4882a593Smuzhiyun #define CAN_CTRL_TXMODE_CAN0		(0x00000000)	/* 5282 */
127*4882a593Smuzhiyun #define CAN_CTRL_TXMODE_CAN1		(0x00000100)	/* 5282 */
128*4882a593Smuzhiyun #define CAN_CTRL_TXMODE_OPEN		(0x00000200)	/* 5282 */
129*4882a593Smuzhiyun #define CAN_CTRL_SMP			(0x00000080)
130*4882a593Smuzhiyun #define CAN_CTRL_BOFFREC		(0x00000040)
131*4882a593Smuzhiyun #define CAN_CTRL_TSYNC			(0x00000020)
132*4882a593Smuzhiyun #define CAN_CTRL_LBUF			(0x00000010)
133*4882a593Smuzhiyun #define CAN_CTRL_LOM			(0x00000008)
134*4882a593Smuzhiyun #define CAN_CTRL_PROPSEG(x)		((x) & 0x07)
135*4882a593Smuzhiyun #define CAN_CTRL_PROPSEG_MASK		(0xFFFFFFF8)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* TIMER */
138*4882a593Smuzhiyun /* Note: PRESDIV, RJW, PSG1, and PSG2 are part of timer in 5282 */
139*4882a593Smuzhiyun #define CAN_TIMER(x)			((x) & 0xFFFF)
140*4882a593Smuzhiyun #define CAN_TIMER_MASK			(0xFFFF0000)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* RXGMASK */
143*4882a593Smuzhiyun #ifdef CONFIG_M5282
144*4882a593Smuzhiyun #define CAN_RXGMSK_MI_STD(x)		(((x) & 0x000007FF) << 21)
145*4882a593Smuzhiyun #define CAN_RXGMSK_MI_STD_MASK		(0x001FFFFF)
146*4882a593Smuzhiyun #define CAN_RXGMSK_MI_EXT(x)		(((x) & 0x0003FFFF) << 1)
147*4882a593Smuzhiyun #define CAN_RXGMSK_MI_EXT_MASK		(0xFFF80001)
148*4882a593Smuzhiyun #else
149*4882a593Smuzhiyun #define CAN_RXGMSK_MI_STD(x)		(((x) & 0x000007FF) << 18)
150*4882a593Smuzhiyun #define CAN_RXGMSK_MI_STD_MASK		(0xE003FFFF)
151*4882a593Smuzhiyun #define CAN_RXGMSK_MI_EXT(x)		((x) & 0x0003FFFF)
152*4882a593Smuzhiyun #define CAN_RXGMSK_MI_EXT_MASK		(0xFFFC0000)
153*4882a593Smuzhiyun #endif
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* ERRCNT */
156*4882a593Smuzhiyun #define CAN_ERRCNT_RXECTR(x)		(((x) & 0xFF) << 8)
157*4882a593Smuzhiyun #define CAN_ERRCNT_RXECTR_MASK		(0x00FF)
158*4882a593Smuzhiyun #define CAN_ERRCNT_TXECTR(x)		((x) & 0xFF)
159*4882a593Smuzhiyun #define CAN_ERRCNT_TXECTR_MASK		(0xFF00)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* ERRSTAT */
162*4882a593Smuzhiyun #define CAN_ERRSTAT_BITERR1		(0x8000)
163*4882a593Smuzhiyun #define CAN_ERRSTAT_BITERR0		(0x4000)
164*4882a593Smuzhiyun #define CAN_ERRSTAT_ACKERR		(0x2000)
165*4882a593Smuzhiyun #define CAN_ERRSTAT_CRCERR		(0x1000)
166*4882a593Smuzhiyun #define CAN_ERRSTAT_FRMERR		(0x0800)
167*4882a593Smuzhiyun #define CAN_ERRSTAT_STFERR		(0x0400)
168*4882a593Smuzhiyun #define CAN_ERRSTAT_TXWRN		(0x0200)
169*4882a593Smuzhiyun #define CAN_ERRSTAT_RXWRN		(0x0100)
170*4882a593Smuzhiyun #define CAN_ERRSTAT_IDLE		(0x0080)
171*4882a593Smuzhiyun #define CAN_ERRSTAT_TXRX		(0x0040)
172*4882a593Smuzhiyun #define CAN_ERRSTAT_FLT_MASK		(0xFFCF)
173*4882a593Smuzhiyun #define CAN_ERRSTAT_FLT_BUSOFF		(0x0020)
174*4882a593Smuzhiyun #define CAN_ERRSTAT_FLT_PASSIVE		(0x0010)
175*4882a593Smuzhiyun #define CAN_ERRSTAT_FLT_ACTIVE		(0x0000)
176*4882a593Smuzhiyun #ifdef CONFIG_M5282
177*4882a593Smuzhiyun #define CAN_ERRSTAT_BOFFINT		(0x0004)
178*4882a593Smuzhiyun #define CAN_ERRSTAT_ERRINT		(0x0002)
179*4882a593Smuzhiyun #else
180*4882a593Smuzhiyun #define CAN_ERRSTAT_ERRINT		(0x0004)
181*4882a593Smuzhiyun #define CAN_ERRSTAT_BOFFINT		(0x0002)
182*4882a593Smuzhiyun #define CAN_ERRSTAT_WAKEINT		(0x0001)
183*4882a593Smuzhiyun #endif
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* IMASK */
186*4882a593Smuzhiyun #ifdef CONFIG_M5253
187*4882a593Smuzhiyun #define CAN_IMASK_BUFnM(x)		(1 << (x & 0xFFFFFFFF))
188*4882a593Smuzhiyun #define CAN_IMASK_BUFnM_MASKBIT(x)	~CAN_IMASK_BUFnM(x)
189*4882a593Smuzhiyun #else
190*4882a593Smuzhiyun #define CAN_IMASK_BUFnM(x)		(1 << (x & 0xFFFF))
191*4882a593Smuzhiyun #define CAN_IMASK_BUFnM_MASKBIT(x)	~CAN_IMASK_BUFnM(x)
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /* IFLAG */
195*4882a593Smuzhiyun #ifdef CONFIG_M5253
196*4882a593Smuzhiyun #define CAN_IFLAG_BUFnM(x)		(1 << (x & 0xFFFFFFFF))
197*4882a593Smuzhiyun #define CAN_IFLAG_BUFnM_MASKBIT(x)	~CAN_IFLAG_BUFnM(x)
198*4882a593Smuzhiyun #else
199*4882a593Smuzhiyun #define CAN_IFLAG_BUFnM(x)		(1 << (x & 0xFFFF))
200*4882a593Smuzhiyun #define CAN_IFLAG_BUFnM_MASKBIT(x)	~CAN_IFLAG_BUFnM(x)
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #endif				/* __FLEXCAN_H__ */
204