1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * MCF5227x Internal Memory Map 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 5*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __DSPI_H__ 11*4882a593Smuzhiyun #define __DSPI_H__ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* DMA Serial Peripheral Interface (DSPI) */ 14*4882a593Smuzhiyun typedef struct dspi { 15*4882a593Smuzhiyun u32 mcr; /* 0x00 */ 16*4882a593Smuzhiyun u32 resv0; /* 0x04 */ 17*4882a593Smuzhiyun u32 tcr; /* 0x08 */ 18*4882a593Smuzhiyun u32 ctar[8]; /* 0x0C - 0x28 */ 19*4882a593Smuzhiyun u32 sr; /* 0x2C */ 20*4882a593Smuzhiyun u32 irsr; /* 0x30 */ 21*4882a593Smuzhiyun u32 tfr; /* 0x34 - PUSHR */ 22*4882a593Smuzhiyun u16 resv1; /* 0x38 */ 23*4882a593Smuzhiyun u16 rfr; /* 0x3A - POPR */ 24*4882a593Smuzhiyun #ifdef CONFIG_MCF547x_8x 25*4882a593Smuzhiyun u32 tfdr[4]; /* 0x3C */ 26*4882a593Smuzhiyun u8 resv2[0x30]; /* 0x40 */ 27*4882a593Smuzhiyun u32 rfdr[4]; /* 0x7C */ 28*4882a593Smuzhiyun #else 29*4882a593Smuzhiyun u32 tfdr[16]; /* 0x3C */ 30*4882a593Smuzhiyun u32 rfdr[16]; /* 0x7C */ 31*4882a593Smuzhiyun #endif 32*4882a593Smuzhiyun } dspi_t; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* Module configuration */ 35*4882a593Smuzhiyun #define DSPI_MCR_MSTR (0x80000000) 36*4882a593Smuzhiyun #define DSPI_MCR_CSCK (0x40000000) 37*4882a593Smuzhiyun #define DSPI_MCR_DCONF(x) (((x)&0x03)<<28) 38*4882a593Smuzhiyun #define DSPI_MCR_FRZ (0x08000000) 39*4882a593Smuzhiyun #define DSPI_MCR_MTFE (0x04000000) 40*4882a593Smuzhiyun #define DSPI_MCR_PCSSE (0x02000000) 41*4882a593Smuzhiyun #define DSPI_MCR_ROOE (0x01000000) 42*4882a593Smuzhiyun #define DSPI_MCR_CSIS7 (0x00800000) 43*4882a593Smuzhiyun #define DSPI_MCR_CSIS6 (0x00400000) 44*4882a593Smuzhiyun #define DSPI_MCR_CSIS5 (0x00200000) 45*4882a593Smuzhiyun #define DSPI_MCR_CSIS4 (0x00100000) 46*4882a593Smuzhiyun #define DSPI_MCR_CSIS3 (0x00080000) 47*4882a593Smuzhiyun #define DSPI_MCR_CSIS2 (0x00040000) 48*4882a593Smuzhiyun #define DSPI_MCR_CSIS1 (0x00020000) 49*4882a593Smuzhiyun #define DSPI_MCR_CSIS0 (0x00010000) 50*4882a593Smuzhiyun #define DSPI_MCR_MDIS (0x00004000) 51*4882a593Smuzhiyun #define DSPI_MCR_DTXF (0x00002000) 52*4882a593Smuzhiyun #define DSPI_MCR_DRXF (0x00001000) 53*4882a593Smuzhiyun #define DSPI_MCR_CTXF (0x00000800) 54*4882a593Smuzhiyun #define DSPI_MCR_CRXF (0x00000400) 55*4882a593Smuzhiyun #define DSPI_MCR_SMPL_PT(x) (((x)&0x03)<<8) 56*4882a593Smuzhiyun #define DSPI_MCR_HALT (0x00000001) 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun /* Transfer count */ 59*4882a593Smuzhiyun #define DSPI_TCR_SPI_TCNT(x) (((x)&0x0000FFFF)<<16) 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* Clock and transfer attributes */ 62*4882a593Smuzhiyun #define DSPI_CTAR_DBR (0x80000000) 63*4882a593Smuzhiyun #define DSPI_CTAR_TRSZ(x) (((x)&0x0F)<<27) 64*4882a593Smuzhiyun #define DSPI_CTAR_CPOL (0x04000000) 65*4882a593Smuzhiyun #define DSPI_CTAR_CPHA (0x02000000) 66*4882a593Smuzhiyun #define DSPI_CTAR_LSBFE (0x01000000) 67*4882a593Smuzhiyun #define DSPI_CTAR_PCSSCK(x) (((x)&0x03)<<22) 68*4882a593Smuzhiyun #define DSPI_CTAR_PCSSCK_7CLK (0x00A00000) 69*4882a593Smuzhiyun #define DSPI_CTAR_PCSSCK_5CLK (0x00800000) 70*4882a593Smuzhiyun #define DSPI_CTAR_PCSSCK_3CLK (0x00400000) 71*4882a593Smuzhiyun #define DSPI_CTAR_PCSSCK_1CLK (0x00000000) 72*4882a593Smuzhiyun #define DSPI_CTAR_PASC(x) (((x)&0x03)<<20) 73*4882a593Smuzhiyun #define DSPI_CTAR_PASC_7CLK (0x00300000) 74*4882a593Smuzhiyun #define DSPI_CTAR_PASC_5CLK (0x00200000) 75*4882a593Smuzhiyun #define DSPI_CTAR_PASC_3CLK (0x00100000) 76*4882a593Smuzhiyun #define DSPI_CTAR_PASC_1CLK (0x00000000) 77*4882a593Smuzhiyun #define DSPI_CTAR_PDT(x) (((x)&0x03)<<18) 78*4882a593Smuzhiyun #define DSPI_CTAR_PDT_7CLK (0x000A0000) 79*4882a593Smuzhiyun #define DSPI_CTAR_PDT_5CLK (0x00080000) 80*4882a593Smuzhiyun #define DSPI_CTAR_PDT_3CLK (0x00040000) 81*4882a593Smuzhiyun #define DSPI_CTAR_PDT_1CLK (0x00000000) 82*4882a593Smuzhiyun #define DSPI_CTAR_PBR(x) (((x)&0x03)<<16) 83*4882a593Smuzhiyun #define DSPI_CTAR_PBR_7CLK (0x00030000) 84*4882a593Smuzhiyun #define DSPI_CTAR_PBR_5CLK (0x00020000) 85*4882a593Smuzhiyun #define DSPI_CTAR_PBR_3CLK (0x00010000) 86*4882a593Smuzhiyun #define DSPI_CTAR_PBR_1CLK (0x00000000) 87*4882a593Smuzhiyun #define DSPI_CTAR_CSSCK(x) (((x)&0x0F)<<12) 88*4882a593Smuzhiyun #define DSPI_CTAR_ASC(x) (((x)&0x0F)<<8) 89*4882a593Smuzhiyun #define DSPI_CTAR_DT(x) (((x)&0x0F)<<4) 90*4882a593Smuzhiyun #define DSPI_CTAR_BR(x) (((x)&0x0F)) 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* Status */ 93*4882a593Smuzhiyun #define DSPI_SR_TCF (0x80000000) 94*4882a593Smuzhiyun #define DSPI_SR_TXRXS (0x40000000) 95*4882a593Smuzhiyun #define DSPI_SR_EOQF (0x10000000) 96*4882a593Smuzhiyun #define DSPI_SR_TFUF (0x08000000) 97*4882a593Smuzhiyun #define DSPI_SR_TFFF (0x02000000) 98*4882a593Smuzhiyun #define DSPI_SR_RFOF (0x00080000) 99*4882a593Smuzhiyun #define DSPI_SR_RFDF (0x00020000) 100*4882a593Smuzhiyun #define DSPI_SR_TXCTR(x) (((x)&0x0F)<<12) 101*4882a593Smuzhiyun #define DSPI_SR_TXPTR(x) (((x)&0x0F)<<8) 102*4882a593Smuzhiyun #define DSPI_SR_RXCTR(x) (((x)&0x0F)<<4) 103*4882a593Smuzhiyun #define DSPI_SR_RXPTR(x) (((x)&0x0F)) 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun /* DMA/interrupt request selct and enable */ 106*4882a593Smuzhiyun #define DSPI_IRSR_TCFE (0x80000000) 107*4882a593Smuzhiyun #define DSPI_IRSR_EOQFE (0x10000000) 108*4882a593Smuzhiyun #define DSPI_IRSR_TFUFE (0x08000000) 109*4882a593Smuzhiyun #define DSPI_IRSR_TFFFE (0x02000000) 110*4882a593Smuzhiyun #define DSPI_IRSR_TFFFS (0x01000000) 111*4882a593Smuzhiyun #define DSPI_IRSR_RFOFE (0x00080000) 112*4882a593Smuzhiyun #define DSPI_IRSR_RFDFE (0x00020000) 113*4882a593Smuzhiyun #define DSPI_IRSR_RFDFS (0x00010000) 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* Transfer control - 32-bit access */ 116*4882a593Smuzhiyun #define DSPI_TFR_CONT (0x80000000) 117*4882a593Smuzhiyun #define DSPI_TFR_CTAS(x) (((x)&0x07)<<12) 118*4882a593Smuzhiyun #define DSPI_TFR_EOQ (0x08000000) 119*4882a593Smuzhiyun #define DSPI_TFR_CTCNT (0x04000000) 120*4882a593Smuzhiyun #define DSPI_TFR_CS7 (0x00800000) 121*4882a593Smuzhiyun #define DSPI_TFR_CS6 (0x00400000) 122*4882a593Smuzhiyun #define DSPI_TFR_CS5 (0x00200000) 123*4882a593Smuzhiyun #define DSPI_TFR_CS4 (0x00100000) 124*4882a593Smuzhiyun #define DSPI_TFR_CS3 (0x00080000) 125*4882a593Smuzhiyun #define DSPI_TFR_CS2 (0x00040000) 126*4882a593Smuzhiyun #define DSPI_TFR_CS1 (0x00020000) 127*4882a593Smuzhiyun #define DSPI_TFR_CS0 (0x00010000) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* Transfer Fifo */ 130*4882a593Smuzhiyun #define DSPI_TFR_TXDATA(x) (((x)&0xFFFF)) 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* Bit definitions and macros for DRFR */ 133*4882a593Smuzhiyun #define DSPI_RFR_RXDATA(x) (((x)&0xFFFF)) 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* Bit definitions and macros for DTFDR group */ 136*4882a593Smuzhiyun #define DSPI_TFDR_TXDATA(x) (((x)&0x0000FFFF)) 137*4882a593Smuzhiyun #define DSPI_TFDR_TXCMD(x) (((x)&0x0000FFFF)<<16) 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun /* Bit definitions and macros for DRFDR group */ 140*4882a593Smuzhiyun #define DSPI_RFDR_RXDATA(x) (((x)&0x0000FFFF)) 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #endif /* __DSPI_H__ */ 143