1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * ColdFire cache 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2004-2012 Freescale Semiconductor, Inc. 5*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __CACHE_H 11*4882a593Smuzhiyun #define __CACHE_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #if defined(CONFIG_MCF520x) || defined(CONFIG_MCF523x) || \ 14*4882a593Smuzhiyun defined(CONFIG_MCF52x2) || defined(CONFIG_MCF5227x) 15*4882a593Smuzhiyun #define CONFIG_CF_V2 16*4882a593Smuzhiyun #endif 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #if defined(CONFIG_MCF530x) || defined(CONFIG_MCF532x) || \ 19*4882a593Smuzhiyun defined(CONFIG_MCF5301x) 20*4882a593Smuzhiyun #define CONFIG_CF_V3 21*4882a593Smuzhiyun #endif 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #if defined(CONFIG_MCF547x_8x) || defined(CONFIG_MCF5445x) 24*4882a593Smuzhiyun #define CONFIG_CF_V4 25*4882a593Smuzhiyun #elif defined(CONFIG_MCF5441x) 26*4882a593Smuzhiyun #define CONFIG_CF_V4E /* Four Extra ACRn */ 27*4882a593Smuzhiyun #endif 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* ***** CACR ***** */ 30*4882a593Smuzhiyun /* V2 Core */ 31*4882a593Smuzhiyun #ifdef CONFIG_CF_V2 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define CF_CACR_CENB (1 << 31) 34*4882a593Smuzhiyun #define CF_CACR_CPD (1 << 28) 35*4882a593Smuzhiyun #define CF_CACR_CFRZ (1 << 27) 36*4882a593Smuzhiyun #define CF_CACR_CEIB (1 << 10) 37*4882a593Smuzhiyun #define CF_CACR_DCM (1 << 9) 38*4882a593Smuzhiyun #define CF_CACR_DBWE (1 << 8) 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #if defined(CONFIG_MCF5249) || defined(CONFIG_MCF5253) 41*4882a593Smuzhiyun #define CF_CACR_DWP (1 << 6) 42*4882a593Smuzhiyun #else 43*4882a593Smuzhiyun #define CF_CACR_CINV (1 << 24) 44*4882a593Smuzhiyun #define CF_CACR_DISI (1 << 23) 45*4882a593Smuzhiyun #define CF_CACR_DISD (1 << 22) 46*4882a593Smuzhiyun #define CF_CACR_INVI (1 << 21) 47*4882a593Smuzhiyun #define CF_CACR_INVD (1 << 20) 48*4882a593Smuzhiyun #define CF_CACR_DWP (1 << 5) 49*4882a593Smuzhiyun #define CF_CACR_EUSP (1 << 4) 50*4882a593Smuzhiyun #endif /* CONFIG_MCF5249 || CONFIG_MCF5253 */ 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #endif /* CONFIG_CF_V2 */ 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* V3 Core */ 55*4882a593Smuzhiyun #ifdef CONFIG_CF_V3 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define CF_CACR_EC (1 << 31) 58*4882a593Smuzhiyun #define CF_CACR_ESB (1 << 29) 59*4882a593Smuzhiyun #define CF_CACR_DPI (1 << 28) 60*4882a593Smuzhiyun #define CF_CACR_HLCK (1 << 27) 61*4882a593Smuzhiyun #define CF_CACR_CINVA (1 << 24) 62*4882a593Smuzhiyun #define CF_CACR_DNFB (1 << 10) 63*4882a593Smuzhiyun #define CF_CACR_DCM_UNMASK 0xFFFFFCFF 64*4882a593Smuzhiyun #define CF_CACR_DCM_WT (0 << 8) 65*4882a593Smuzhiyun #define CF_CACR_DCM_CB (1 << 8) 66*4882a593Smuzhiyun #define CF_CACR_DCM_P (2 << 8) 67*4882a593Smuzhiyun #define CF_CACR_DCM_IP (3 << 8) 68*4882a593Smuzhiyun #define CF_CACR_DW (1 << 5) 69*4882a593Smuzhiyun #define CF_CACR_EUSP (1 << 4) 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #endif /* CONFIG_CF_V3 */ 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* V4 Core */ 74*4882a593Smuzhiyun #if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E) 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define CF_CACR_DEC (1 << 31) 77*4882a593Smuzhiyun #define CF_CACR_DW (1 << 30) 78*4882a593Smuzhiyun #define CF_CACR_DESB (1 << 29) 79*4882a593Smuzhiyun #define CF_CACR_DDPI (1 << 28) 80*4882a593Smuzhiyun #define CF_CACR_DHLCK (1 << 27) 81*4882a593Smuzhiyun #define CF_CACR_DDCM_UNMASK (0xF9FFFFFF) 82*4882a593Smuzhiyun #define CF_CACR_DDCM_WT (0 << 25) 83*4882a593Smuzhiyun #define CF_CACR_DDCM_CB (1 << 25) 84*4882a593Smuzhiyun #define CF_CACR_DDCM_P (2 << 25) 85*4882a593Smuzhiyun #define CF_CACR_DDCM_IP (3 << 25) 86*4882a593Smuzhiyun #define CF_CACR_DCINVA (1 << 24) 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define CF_CACR_DDSP (1 << 23) 89*4882a593Smuzhiyun #define CF_CACR_BEC (1 << 19) 90*4882a593Smuzhiyun #define CF_CACR_BCINVA (1 << 18) 91*4882a593Smuzhiyun #define CF_CACR_IEC (1 << 15) 92*4882a593Smuzhiyun #define CF_CACR_DNFB (1 << 13) 93*4882a593Smuzhiyun #define CF_CACR_IDPI (1 << 12) 94*4882a593Smuzhiyun #define CF_CACR_IHLCK (1 << 11) 95*4882a593Smuzhiyun #define CF_CACR_IDCM (1 << 10) 96*4882a593Smuzhiyun #define CF_CACR_ICINVA (1 << 8) 97*4882a593Smuzhiyun #define CF_CACR_IDSP (1 << 7) 98*4882a593Smuzhiyun #define CF_CACR_EUSP (1 << 5) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #if defined(CONFIG_MCF5445x) || defined(CONFIG_MCF5441x) 101*4882a593Smuzhiyun #define CF_CACR_IVO (1 << 20) 102*4882a593Smuzhiyun #define CF_CACR_SPA (1 << 14) 103*4882a593Smuzhiyun #else 104*4882a593Smuzhiyun #define CF_CACR_DF (1 << 4) 105*4882a593Smuzhiyun #endif 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun #endif /* CONFIG_CF_V4 */ 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* ***** ACR ***** */ 110*4882a593Smuzhiyun #define CF_ACR_ADR_UNMASK (0x00FFFFFF) 111*4882a593Smuzhiyun #define CF_ACR_ADR(x) ((x & 0xFF) << 24) 112*4882a593Smuzhiyun #define CF_ACR_ADRMSK_UNMASK (0xFF00FFFF) 113*4882a593Smuzhiyun #define CF_ACR_ADRMSK(x) ((x & 0xFF) << 16) 114*4882a593Smuzhiyun #define CF_ACR_EN (1 << 15) 115*4882a593Smuzhiyun #define CF_ACR_SM_UNMASK (0xFFFF9FFF) 116*4882a593Smuzhiyun #define CF_ACR_SM_UM (0 << 13) 117*4882a593Smuzhiyun #define CF_ACR_SM_SM (1 << 13) 118*4882a593Smuzhiyun #define CF_ACR_SM_ALL (3 << 13) 119*4882a593Smuzhiyun #define CF_ACR_WP (1 << 2) 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* V2 Core */ 122*4882a593Smuzhiyun #ifdef CONFIG_CF_V2 123*4882a593Smuzhiyun #define CF_ACR_CM (1 << 6) 124*4882a593Smuzhiyun #define CF_ACR_BWE (1 << 5) 125*4882a593Smuzhiyun #else 126*4882a593Smuzhiyun /* V3 & V4 */ 127*4882a593Smuzhiyun #define CF_ACR_CM_UNMASK (0xFFFFFF9F) 128*4882a593Smuzhiyun #define CF_ACR_CM_WT (0 << 5) 129*4882a593Smuzhiyun #define CF_ACR_CM_CB (1 << 5) 130*4882a593Smuzhiyun #define CF_ACR_CM_P (2 << 5) 131*4882a593Smuzhiyun #define CF_ACR_CM_IP (3 << 5) 132*4882a593Smuzhiyun #endif /* CONFIG_CF_V2 */ 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* V4 Core */ 135*4882a593Smuzhiyun #if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E) 136*4882a593Smuzhiyun #define CF_ACR_AMM (1 << 10) 137*4882a593Smuzhiyun #define CF_ACR_SP (1 << 3) 138*4882a593Smuzhiyun #endif /* CONFIG_CF_V4 */ 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #ifndef CONFIG_SYS_CACHE_ICACR 142*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR 0 143*4882a593Smuzhiyun #endif 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #ifndef CONFIG_SYS_CACHE_DCACR 146*4882a593Smuzhiyun #ifdef CONFIG_SYS_CACHE_ICACR 147*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_DCACR CONFIG_SYS_CACHE_ICACR 148*4882a593Smuzhiyun #else 149*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_DCACR 0 150*4882a593Smuzhiyun #endif 151*4882a593Smuzhiyun #endif 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #ifndef CONFIG_SYS_CACHE_ACR0 154*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR0 0 155*4882a593Smuzhiyun #endif 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #ifndef CONFIG_SYS_CACHE_ACR1 158*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR1 0 159*4882a593Smuzhiyun #endif 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #ifndef CONFIG_SYS_CACHE_ACR2 162*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR2 0 163*4882a593Smuzhiyun #endif 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun #ifndef CONFIG_SYS_CACHE_ACR3 166*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR3 0 167*4882a593Smuzhiyun #endif 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #ifndef CONFIG_SYS_CACHE_ACR4 170*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR4 0 171*4882a593Smuzhiyun #endif 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #ifndef CONFIG_SYS_CACHE_ACR5 174*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR5 0 175*4882a593Smuzhiyun #endif 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #ifndef CONFIG_SYS_CACHE_ACR6 178*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR6 0 179*4882a593Smuzhiyun #endif 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun #ifndef CONFIG_SYS_CACHE_ACR7 182*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR7 0 183*4882a593Smuzhiyun #endif 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun #define CF_ADDRMASK(x) (((x > 0x10) ? ((x >> 4) - 1) : (x)) << 16) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #ifndef __ASSEMBLY__ /* put C only stuff in this section */ 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun void icache_invalid(void); 190*4882a593Smuzhiyun void dcache_invalid(void); 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #endif 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* 195*4882a593Smuzhiyun * m68k uses 16 byte L1 data cache line sizes. Use this for DMA buffer 196*4882a593Smuzhiyun * alignment unless the board configuration has specified a new value. 197*4882a593Smuzhiyun */ 198*4882a593Smuzhiyun #ifdef CONFIG_SYS_CACHELINE_SIZE 199*4882a593Smuzhiyun #define ARCH_DMA_MINALIGN CONFIG_SYS_CACHELINE_SIZE 200*4882a593Smuzhiyun #else 201*4882a593Smuzhiyun #define ARCH_DMA_MINALIGN 16 202*4882a593Smuzhiyun #endif 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #endif /* __CACHE_H */ 205