1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun * PCI Configuration space access support
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <pci.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/immap.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #if defined(CONFIG_PCI)
17*4882a593Smuzhiyun /* System RAM mapped over PCI */
18*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
19*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
20*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define cfg_read(val, addr, type, op) *val = op((type)(addr));
23*4882a593Smuzhiyun #define cfg_write(val, addr, type, op) op((type *)(addr), (val));
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define PCI_OP(rw, size, type, op, mask) \
26*4882a593Smuzhiyun int pci_##rw##_cfg_##size(struct pci_controller *hose, \
27*4882a593Smuzhiyun pci_dev_t dev, int offset, type val) \
28*4882a593Smuzhiyun { \
29*4882a593Smuzhiyun u32 addr = 0; \
30*4882a593Smuzhiyun u16 cfg_type = 0; \
31*4882a593Smuzhiyun addr = ((offset & 0xfc) | cfg_type | (dev) | 0x80000000); \
32*4882a593Smuzhiyun out_be32(hose->cfg_addr, addr); \
33*4882a593Smuzhiyun cfg_##rw(val, hose->cfg_data + (offset & mask), type, op); \
34*4882a593Smuzhiyun __asm__ __volatile__("nop"); \
35*4882a593Smuzhiyun __asm__ __volatile__("nop"); \
36*4882a593Smuzhiyun out_be32(hose->cfg_addr, addr & 0x7fffffff); \
37*4882a593Smuzhiyun return 0; \
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun PCI_OP(read, byte, u8 *, in_8, 3)
41*4882a593Smuzhiyun PCI_OP(read, word, u16 *, in_le16, 2)
42*4882a593Smuzhiyun PCI_OP(write, byte, u8, out_8, 3)
43*4882a593Smuzhiyun PCI_OP(write, word, u16, out_le16, 2)
44*4882a593Smuzhiyun PCI_OP(write, dword, u32, out_le32, 0)
45*4882a593Smuzhiyun
pci_read_cfg_dword(struct pci_controller * hose,pci_dev_t dev,int offset,u32 * val)46*4882a593Smuzhiyun int pci_read_cfg_dword(struct pci_controller *hose, pci_dev_t dev,
47*4882a593Smuzhiyun int offset, u32 * val)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun u32 addr;
50*4882a593Smuzhiyun u32 tmpv;
51*4882a593Smuzhiyun u32 mask = 2; /* word access */
52*4882a593Smuzhiyun /* Read lower 16 bits */
53*4882a593Smuzhiyun addr = ((offset & 0xfc) | (dev) | 0x80000000);
54*4882a593Smuzhiyun out_be32(hose->cfg_addr, addr);
55*4882a593Smuzhiyun *val = (u32) in_le16((u16 *) (hose->cfg_data + (offset & mask)));
56*4882a593Smuzhiyun __asm__ __volatile__("nop");
57*4882a593Smuzhiyun out_be32(hose->cfg_addr, addr & 0x7fffffff);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* Read upper 16 bits */
60*4882a593Smuzhiyun offset += 2;
61*4882a593Smuzhiyun addr = ((offset & 0xfc) | 1 | (dev) | 0x80000000);
62*4882a593Smuzhiyun out_be32(hose->cfg_addr, addr);
63*4882a593Smuzhiyun tmpv = (u32) in_le16((u16 *) (hose->cfg_data + (offset & mask)));
64*4882a593Smuzhiyun __asm__ __volatile__("nop");
65*4882a593Smuzhiyun out_be32(hose->cfg_addr, addr & 0x7fffffff);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* combine results into dword value */
68*4882a593Smuzhiyun *val = (tmpv << 16) | *val;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun return 0;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
pci_mcf547x_8x_init(struct pci_controller * hose)73*4882a593Smuzhiyun void pci_mcf547x_8x_init(struct pci_controller *hose)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun pci_t *pci = (pci_t *) MMAP_PCI;
76*4882a593Smuzhiyun gpio_t *gpio = (gpio_t *) MMAP_GPIO;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Port configuration */
79*4882a593Smuzhiyun out_be16(&gpio->par_pcibg,
80*4882a593Smuzhiyun GPIO_PAR_PCIBG_PCIBG0(3) | GPIO_PAR_PCIBG_PCIBG1(3) |
81*4882a593Smuzhiyun GPIO_PAR_PCIBG_PCIBG2(3) | GPIO_PAR_PCIBG_PCIBG3(3) |
82*4882a593Smuzhiyun GPIO_PAR_PCIBG_PCIBG4(3));
83*4882a593Smuzhiyun out_be16(&gpio->par_pcibr,
84*4882a593Smuzhiyun GPIO_PAR_PCIBR_PCIBR0(3) | GPIO_PAR_PCIBR_PCIBR1(3) |
85*4882a593Smuzhiyun GPIO_PAR_PCIBR_PCIBR2(3) | GPIO_PAR_PCIBR_PCIBR3(3) |
86*4882a593Smuzhiyun GPIO_PAR_PCIBR_PCIBR4(3));
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Assert reset bit */
89*4882a593Smuzhiyun setbits_be32(&pci->gscr, PCI_GSCR_PR);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun out_be32(&pci->tcr1, PCI_TCR1_P);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Initiator windows */
94*4882a593Smuzhiyun out_be32(&pci->iw0btar,
95*4882a593Smuzhiyun CONFIG_SYS_PCI_MEM_PHYS | (CONFIG_SYS_PCI_MEM_PHYS >> 16));
96*4882a593Smuzhiyun out_be32(&pci->iw1btar,
97*4882a593Smuzhiyun CONFIG_SYS_PCI_IO_PHYS | (CONFIG_SYS_PCI_IO_PHYS >> 16));
98*4882a593Smuzhiyun out_be32(&pci->iw2btar,
99*4882a593Smuzhiyun CONFIG_SYS_PCI_CFG_PHYS | (CONFIG_SYS_PCI_CFG_PHYS >> 16));
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun out_be32(&pci->iwcr,
102*4882a593Smuzhiyun PCI_IWCR_W0C_EN | PCI_IWCR_W1C_EN | PCI_IWCR_W1C_IO |
103*4882a593Smuzhiyun PCI_IWCR_W2C_EN | PCI_IWCR_W2C_IO);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun out_be32(&pci->icr, 0);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Enable bus master and mem access */
108*4882a593Smuzhiyun out_be32(&pci->scr, PCI_SCR_B | PCI_SCR_M);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* Cache line size and master latency */
111*4882a593Smuzhiyun out_be32(&pci->cr1, PCI_CR1_CLS(8) | PCI_CR1_LTMR(0xf8));
112*4882a593Smuzhiyun out_be32(&pci->cr2, 0);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_BAR0
115*4882a593Smuzhiyun out_be32(&pci->bar0, PCI_BAR_BAR0(CONFIG_SYS_PCI_BAR0));
116*4882a593Smuzhiyun out_be32(&pci->tbatr0a, CONFIG_SYS_PCI_TBATR0 | PCI_TBATR_EN);
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_BAR1
119*4882a593Smuzhiyun out_be32(&pci->bar1, PCI_BAR_BAR1(CONFIG_SYS_PCI_BAR1));
120*4882a593Smuzhiyun out_be32(&pci->tbatr1a, CONFIG_SYS_PCI_TBATR1 | PCI_TBATR_EN);
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* Deassert reset bit */
124*4882a593Smuzhiyun clrbits_be32(&pci->gscr, PCI_GSCR_PR);
125*4882a593Smuzhiyun udelay(1000);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Enable PCI bus master support */
128*4882a593Smuzhiyun hose->first_busno = 0;
129*4882a593Smuzhiyun hose->last_busno = 0xff;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun pci_set_region(hose->regions + 0, CONFIG_SYS_PCI_MEM_BUS, CONFIG_SYS_PCI_MEM_PHYS,
132*4882a593Smuzhiyun CONFIG_SYS_PCI_MEM_SIZE, PCI_REGION_MEM);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun pci_set_region(hose->regions + 1, CONFIG_SYS_PCI_IO_BUS, CONFIG_SYS_PCI_IO_PHYS,
135*4882a593Smuzhiyun CONFIG_SYS_PCI_IO_SIZE, PCI_REGION_IO);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun pci_set_region(hose->regions + 2, CONFIG_SYS_PCI_SYS_MEM_BUS,
138*4882a593Smuzhiyun CONFIG_SYS_PCI_SYS_MEM_PHYS, CONFIG_SYS_PCI_SYS_MEM_SIZE,
139*4882a593Smuzhiyun PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun hose->region_count = 3;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun hose->cfg_addr = &(pci->car);
144*4882a593Smuzhiyun hose->cfg_data = (volatile unsigned char *)CONFIG_SYS_PCI_CFG_BUS;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun pci_set_ops(hose, pci_read_cfg_byte, pci_read_cfg_word,
147*4882a593Smuzhiyun pci_read_cfg_dword, pci_write_cfg_byte, pci_write_cfg_word,
148*4882a593Smuzhiyun pci_write_cfg_dword);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* Hose scan */
151*4882a593Smuzhiyun pci_register_hose(hose);
152*4882a593Smuzhiyun hose->last_busno = pci_hose_scan(hose);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun #endif /* CONFIG_PCI */
155