1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * (C) Copyright 2000-2003
4*4882a593Smuzhiyun * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * (C) Copyright 2007, 2012 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <MCD_dma.h>
14*4882a593Smuzhiyun #include <asm/immap.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
18*4882a593Smuzhiyun #include <config.h>
19*4882a593Smuzhiyun #include <net.h>
20*4882a593Smuzhiyun #include <asm/fsl_mcdmafec.h>
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun * Breath some life into the CPU...
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * Set up the memory map,
27*4882a593Smuzhiyun * initialize a bunch of registers,
28*4882a593Smuzhiyun * initialize the UPM's
29*4882a593Smuzhiyun */
cpu_init_f(void)30*4882a593Smuzhiyun void cpu_init_f(void)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun gpio_t *gpio = (gpio_t *) MMAP_GPIO;
33*4882a593Smuzhiyun fbcs_t *fbcs = (fbcs_t *) MMAP_FBCS;
34*4882a593Smuzhiyun xlbarb_t *xlbarb = (xlbarb_t *) MMAP_XARB;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun out_be32(&xlbarb->adrto, 0x2000);
37*4882a593Smuzhiyun out_be32(&xlbarb->datto, 0x2500);
38*4882a593Smuzhiyun out_be32(&xlbarb->busto, 0x3000);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun out_be32(&xlbarb->cfg, XARB_CFG_AT | XARB_CFG_DT);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Master Priority Enable */
43*4882a593Smuzhiyun out_be32(&xlbarb->prien, 0xff);
44*4882a593Smuzhiyun out_be32(&xlbarb->pri, 0);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) && defined(CONFIG_SYS_CS0_CTRL))
47*4882a593Smuzhiyun out_be32(&fbcs->csar0, CONFIG_SYS_CS0_BASE);
48*4882a593Smuzhiyun out_be32(&fbcs->cscr0, CONFIG_SYS_CS0_CTRL);
49*4882a593Smuzhiyun out_be32(&fbcs->csmr0, CONFIG_SYS_CS0_MASK);
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) && defined(CONFIG_SYS_CS1_CTRL))
53*4882a593Smuzhiyun out_be32(&fbcs->csar1, CONFIG_SYS_CS1_BASE);
54*4882a593Smuzhiyun out_be32(&fbcs->cscr1, CONFIG_SYS_CS1_CTRL);
55*4882a593Smuzhiyun out_be32(&fbcs->csmr1, CONFIG_SYS_CS1_MASK);
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) && defined(CONFIG_SYS_CS2_CTRL))
59*4882a593Smuzhiyun out_be32(&fbcs->csar2, CONFIG_SYS_CS2_BASE);
60*4882a593Smuzhiyun out_be32(&fbcs->cscr2, CONFIG_SYS_CS2_CTRL);
61*4882a593Smuzhiyun out_be32(&fbcs->csmr2, CONFIG_SYS_CS2_MASK);
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) && defined(CONFIG_SYS_CS3_CTRL))
65*4882a593Smuzhiyun out_be32(&fbcs->csar3, CONFIG_SYS_CS3_BASE);
66*4882a593Smuzhiyun out_be32(&fbcs->cscr3, CONFIG_SYS_CS3_CTRL);
67*4882a593Smuzhiyun out_be32(&fbcs->csmr3, CONFIG_SYS_CS3_MASK);
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) && defined(CONFIG_SYS_CS4_CTRL))
71*4882a593Smuzhiyun out_be32(&fbcs->csar4, CONFIG_SYS_CS4_BASE);
72*4882a593Smuzhiyun out_be32(&fbcs->cscr4, CONFIG_SYS_CS4_CTRL);
73*4882a593Smuzhiyun out_be32(&fbcs->csmr4, CONFIG_SYS_CS4_MASK);
74*4882a593Smuzhiyun #endif
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) && defined(CONFIG_SYS_CS5_CTRL))
77*4882a593Smuzhiyun out_be32(&fbcs->csar5, CONFIG_SYS_CS5_BASE);
78*4882a593Smuzhiyun out_be32(&fbcs->cscr5, CONFIG_SYS_CS5_CTRL);
79*4882a593Smuzhiyun out_be32(&fbcs->csmr5, CONFIG_SYS_CS5_MASK);
80*4882a593Smuzhiyun #endif
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_FSL
83*4882a593Smuzhiyun out_be16(&gpio->par_feci2cirq,
84*4882a593Smuzhiyun GPIO_PAR_FECI2CIRQ_SCL | GPIO_PAR_FECI2CIRQ_SDA);
85*4882a593Smuzhiyun #endif
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun icache_enable();
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * initialize higher level parts of CPU like timers
92*4882a593Smuzhiyun */
cpu_init_r(void)93*4882a593Smuzhiyun int cpu_init_r(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET) && defined(CONFIG_FSLDMAFEC)
96*4882a593Smuzhiyun MCD_initDma((dmaRegs *) (MMAP_MCDMA), (void *)(MMAP_SRAM + 512),
97*4882a593Smuzhiyun MCD_RELOC_TASKS);
98*4882a593Smuzhiyun #endif
99*4882a593Smuzhiyun return (0);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
uart_port_conf(int port)102*4882a593Smuzhiyun void uart_port_conf(int port)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun gpio_t *gpio = (gpio_t *) MMAP_GPIO;
105*4882a593Smuzhiyun u8 *pscsicr = (u8 *) (CONFIG_SYS_UART_BASE + 0x40);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Setup Ports: */
108*4882a593Smuzhiyun switch (port) {
109*4882a593Smuzhiyun case 0:
110*4882a593Smuzhiyun out_8(&gpio->par_psc0, GPIO_PAR_PSC0_TXD0 | GPIO_PAR_PSC0_RXD0);
111*4882a593Smuzhiyun break;
112*4882a593Smuzhiyun case 1:
113*4882a593Smuzhiyun out_8(&gpio->par_psc1, GPIO_PAR_PSC1_TXD1 | GPIO_PAR_PSC1_RXD1);
114*4882a593Smuzhiyun break;
115*4882a593Smuzhiyun case 2:
116*4882a593Smuzhiyun out_8(&gpio->par_psc2, GPIO_PAR_PSC2_TXD2 | GPIO_PAR_PSC2_RXD2);
117*4882a593Smuzhiyun break;
118*4882a593Smuzhiyun case 3:
119*4882a593Smuzhiyun out_8(&gpio->par_psc3, GPIO_PAR_PSC3_TXD3 | GPIO_PAR_PSC3_RXD3);
120*4882a593Smuzhiyun break;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun clrbits_8(pscsicr, 0x07);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
fecpin_setclear(struct eth_device * dev,int setclear)127*4882a593Smuzhiyun int fecpin_setclear(struct eth_device *dev, int setclear)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun gpio_t *gpio = (gpio_t *) MMAP_GPIO;
130*4882a593Smuzhiyun struct fec_info_dma *info = (struct fec_info_dma *)dev->priv;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (setclear) {
133*4882a593Smuzhiyun if (info->iobase == CONFIG_SYS_FEC0_IOBASE)
134*4882a593Smuzhiyun setbits_be16(&gpio->par_feci2cirq, 0xf000);
135*4882a593Smuzhiyun else
136*4882a593Smuzhiyun setbits_be16(&gpio->par_feci2cirq, 0x0fc0);
137*4882a593Smuzhiyun } else {
138*4882a593Smuzhiyun if (info->iobase == CONFIG_SYS_FEC0_IOBASE)
139*4882a593Smuzhiyun clrbits_be16(&gpio->par_feci2cirq, 0xf000);
140*4882a593Smuzhiyun else
141*4882a593Smuzhiyun clrbits_be16(&gpio->par_feci2cirq, 0x0fc0);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun #endif
146