1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/processor.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <asm/immap.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun * Low Power Divider specifications
19*4882a593Smuzhiyun */
20*4882a593Smuzhiyun #define CLOCK_LPD_MIN (1 << 0) /* Divider (decoded) */
21*4882a593Smuzhiyun #define CLOCK_LPD_MAX (1 << 15) /* Divider (decoded) */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define CLOCK_PLL_FVCO_MAX 540000000
24*4882a593Smuzhiyun #define CLOCK_PLL_FVCO_MIN 300000000
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define CLOCK_PLL_FSYS_MAX 266666666
27*4882a593Smuzhiyun #define CLOCK_PLL_FSYS_MIN 100000000
28*4882a593Smuzhiyun #define MHZ 1000000
29*4882a593Smuzhiyun
clock_enter_limp(int lpdiv)30*4882a593Smuzhiyun void clock_enter_limp(int lpdiv)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun ccm_t *ccm = (ccm_t *)MMAP_CCM;
33*4882a593Smuzhiyun int i, j;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* Check bounds of divider */
36*4882a593Smuzhiyun if (lpdiv < CLOCK_LPD_MIN)
37*4882a593Smuzhiyun lpdiv = CLOCK_LPD_MIN;
38*4882a593Smuzhiyun if (lpdiv > CLOCK_LPD_MAX)
39*4882a593Smuzhiyun lpdiv = CLOCK_LPD_MAX;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* Round divider down to nearest power of two */
42*4882a593Smuzhiyun for (i = 0, j = lpdiv; j != 1; j >>= 1, i++) ;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #ifdef CONFIG_MCF5445x
45*4882a593Smuzhiyun /* Apply the divider to the system clock */
46*4882a593Smuzhiyun clrsetbits_be16(&ccm->cdr, 0x0f00, CCM_CDR_LPDIV(i));
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* Enable Limp Mode */
50*4882a593Smuzhiyun setbits_be16(&ccm->misccr, CCM_MISCCR_LIMP);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun * brief Exit Limp mode
55*4882a593Smuzhiyun * warning The PLL should be set and locked prior to exiting Limp mode
56*4882a593Smuzhiyun */
clock_exit_limp(void)57*4882a593Smuzhiyun void clock_exit_limp(void)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun ccm_t *ccm = (ccm_t *)MMAP_CCM;
60*4882a593Smuzhiyun pll_t *pll = (pll_t *)MMAP_PLL;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* Exit Limp mode */
63*4882a593Smuzhiyun clrbits_be16(&ccm->misccr, CCM_MISCCR_LIMP);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Wait for the PLL to lock */
66*4882a593Smuzhiyun while (!(in_be32(&pll->psr) & PLL_PSR_LOCK))
67*4882a593Smuzhiyun ;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #ifdef CONFIG_MCF5441x
setup_5441x_clocks(void)71*4882a593Smuzhiyun void setup_5441x_clocks(void)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun ccm_t *ccm = (ccm_t *)MMAP_CCM;
74*4882a593Smuzhiyun pll_t *pll = (pll_t *)MMAP_PLL;
75*4882a593Smuzhiyun int temp, vco = 0, bootmod_ccr, pdr;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun bootmod_ccr = (in_be16(&ccm->ccr) & CCM_CCR_BOOTMOD) >> 14;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun switch (bootmod_ccr) {
80*4882a593Smuzhiyun case 0:
81*4882a593Smuzhiyun out_be32(&pll->pcr, 0x00000013);
82*4882a593Smuzhiyun out_be32(&pll->pdr, 0x00e70c61);
83*4882a593Smuzhiyun clock_exit_limp();
84*4882a593Smuzhiyun break;
85*4882a593Smuzhiyun case 2:
86*4882a593Smuzhiyun break;
87*4882a593Smuzhiyun case 3:
88*4882a593Smuzhiyun break;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /*Change frequency for Modelo SER1 USB host*/
92*4882a593Smuzhiyun #ifdef CONFIG_LOW_MCFCLK
93*4882a593Smuzhiyun temp = in_be32(&pll->pcr);
94*4882a593Smuzhiyun temp &= ~0x3f;
95*4882a593Smuzhiyun temp |= 5;
96*4882a593Smuzhiyun out_be32(&pll->pcr, temp);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun temp = in_be32(&pll->pdr);
99*4882a593Smuzhiyun temp &= ~0x001f0000;
100*4882a593Smuzhiyun temp |= 0x00040000;
101*4882a593Smuzhiyun out_be32(&pll->pdr, temp);
102*4882a593Smuzhiyun __asm__("tpf");
103*4882a593Smuzhiyun #endif
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun setbits_be16(&ccm->misccr2, 0x02);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun vco = ((in_be32(&pll->pcr) & PLL_CR_FBKDIV_BITS) + 1) *
108*4882a593Smuzhiyun CONFIG_SYS_INPUT_CLKSRC;
109*4882a593Smuzhiyun gd->arch.vco_clk = vco;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun gd->arch.inp_clk = CONFIG_SYS_INPUT_CLKSRC; /* Input clock */
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun pdr = in_be32(&pll->pdr);
114*4882a593Smuzhiyun temp = (pdr & PLL_DR_OUTDIV1_BITS) + 1;
115*4882a593Smuzhiyun gd->cpu_clk = vco / temp; /* cpu clock */
116*4882a593Smuzhiyun gd->arch.flb_clk = vco / temp; /* FlexBus clock */
117*4882a593Smuzhiyun gd->arch.flb_clk >>= 1;
118*4882a593Smuzhiyun if (in_be16(&ccm->misccr2) & 2) /* fsys/4 */
119*4882a593Smuzhiyun gd->arch.flb_clk >>= 1;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun temp = ((pdr & PLL_DR_OUTDIV2_BITS) >> 5) + 1;
122*4882a593Smuzhiyun gd->bus_clk = vco / temp; /* bus clock */
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun #endif
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #ifdef CONFIG_MCF5445x
setup_5445x_clocks(void)128*4882a593Smuzhiyun void setup_5445x_clocks(void)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun ccm_t *ccm = (ccm_t *)MMAP_CCM;
131*4882a593Smuzhiyun pll_t *pll = (pll_t *)MMAP_PLL;
132*4882a593Smuzhiyun int pllmult_nopci[] = { 20, 10, 24, 18, 12, 6, 16, 8 };
133*4882a593Smuzhiyun int pllmult_pci[] = { 12, 6, 16, 8 };
134*4882a593Smuzhiyun int vco = 0, temp, fbtemp, pcrvalue;
135*4882a593Smuzhiyun int *pPllmult = NULL;
136*4882a593Smuzhiyun u16 fbpll_mask;
137*4882a593Smuzhiyun #ifdef CONFIG_PCI
138*4882a593Smuzhiyun int bPci;
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #ifdef CONFIG_M54455EVB
142*4882a593Smuzhiyun u8 *cpld = (u8 *)(CONFIG_SYS_CS2_BASE + 3);
143*4882a593Smuzhiyun #endif
144*4882a593Smuzhiyun u8 bootmode;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* To determine PCI is present or not */
147*4882a593Smuzhiyun if (((in_be16(&ccm->ccr) & CCM_CCR_360_FBCONFIG_MASK) == 0x00e0) ||
148*4882a593Smuzhiyun ((in_be16(&ccm->ccr) & CCM_CCR_360_FBCONFIG_MASK) == 0x0060)) {
149*4882a593Smuzhiyun pPllmult = &pllmult_pci[0];
150*4882a593Smuzhiyun fbpll_mask = 3; /* 11b */
151*4882a593Smuzhiyun #ifdef CONFIG_PCI
152*4882a593Smuzhiyun bPci = 1;
153*4882a593Smuzhiyun #endif
154*4882a593Smuzhiyun } else {
155*4882a593Smuzhiyun pPllmult = &pllmult_nopci[0];
156*4882a593Smuzhiyun fbpll_mask = 7; /* 111b */
157*4882a593Smuzhiyun #ifdef CONFIG_PCI
158*4882a593Smuzhiyun gd->pci_clk = 0;
159*4882a593Smuzhiyun bPci = 0;
160*4882a593Smuzhiyun #endif
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun #ifdef CONFIG_M54455EVB
164*4882a593Smuzhiyun bootmode = (in_8(cpld) & 0x03);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (bootmode != 3) {
167*4882a593Smuzhiyun /* Temporary read from CCR- fixed fb issue, must be the same clock
168*4882a593Smuzhiyun as pci or input clock, causing cpld/fpga read inconsistancy */
169*4882a593Smuzhiyun fbtemp = pPllmult[ccm->ccr & fbpll_mask];
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Break down into small pieces, code still in flex bus */
172*4882a593Smuzhiyun pcrvalue = in_be32(&pll->pcr) & 0xFFFFF0FF;
173*4882a593Smuzhiyun temp = fbtemp - 1;
174*4882a593Smuzhiyun pcrvalue |= PLL_PCR_OUTDIV3(temp);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun out_be32(&pll->pcr, pcrvalue);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun #endif
179*4882a593Smuzhiyun #ifdef CONFIG_M54451EVB
180*4882a593Smuzhiyun /* No external logic to read the bootmode, hard coded from built */
181*4882a593Smuzhiyun #ifdef CONFIG_CF_SBF
182*4882a593Smuzhiyun bootmode = 3;
183*4882a593Smuzhiyun #else
184*4882a593Smuzhiyun bootmode = 2;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* default value is 16 mul, set to 20 mul */
187*4882a593Smuzhiyun pcrvalue = (in_be32(&pll->pcr) & 0x00FFFFFF) | 0x14000000;
188*4882a593Smuzhiyun out_be32(&pll->pcr, pcrvalue);
189*4882a593Smuzhiyun while ((in_be32(&pll->psr) & PLL_PSR_LOCK) != PLL_PSR_LOCK)
190*4882a593Smuzhiyun ;
191*4882a593Smuzhiyun #endif
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (bootmode == 0) {
195*4882a593Smuzhiyun /* RCON mode */
196*4882a593Smuzhiyun vco = pPllmult[ccm->rcon & fbpll_mask] * CONFIG_SYS_INPUT_CLKSRC;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if ((vco < CLOCK_PLL_FVCO_MIN) || (vco > CLOCK_PLL_FVCO_MAX)) {
199*4882a593Smuzhiyun /* invaild range, re-set in PCR */
200*4882a593Smuzhiyun int temp = ((in_be32(&pll->pcr) & PLL_PCR_OUTDIV2_MASK) >> 4) + 1;
201*4882a593Smuzhiyun int i, j, bus;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun j = (in_be32(&pll->pcr) & 0xFF000000) >> 24;
204*4882a593Smuzhiyun for (i = j; i < 0xFF; i++) {
205*4882a593Smuzhiyun vco = i * CONFIG_SYS_INPUT_CLKSRC;
206*4882a593Smuzhiyun if (vco >= CLOCK_PLL_FVCO_MIN) {
207*4882a593Smuzhiyun bus = vco / temp;
208*4882a593Smuzhiyun if (bus <= CLOCK_PLL_FSYS_MIN - MHZ)
209*4882a593Smuzhiyun continue;
210*4882a593Smuzhiyun else
211*4882a593Smuzhiyun break;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun pcrvalue = in_be32(&pll->pcr) & 0x00FF00FF;
215*4882a593Smuzhiyun fbtemp = ((i - 1) << 8) | ((i - 1) << 12);
216*4882a593Smuzhiyun pcrvalue |= ((i << 24) | fbtemp);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun out_be32(&pll->pcr, pcrvalue);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun gd->arch.vco_clk = vco; /* Vco clock */
221*4882a593Smuzhiyun } else if (bootmode == 2) {
222*4882a593Smuzhiyun /* Normal mode */
223*4882a593Smuzhiyun vco = ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC;
224*4882a593Smuzhiyun if ((vco < CLOCK_PLL_FVCO_MIN) || (vco > CLOCK_PLL_FVCO_MAX)) {
225*4882a593Smuzhiyun /* Default value */
226*4882a593Smuzhiyun pcrvalue = (in_be32(&pll->pcr) & 0x00FFFFFF);
227*4882a593Smuzhiyun pcrvalue |= pPllmult[in_be16(&ccm->ccr) & fbpll_mask] << 24;
228*4882a593Smuzhiyun out_be32(&pll->pcr, pcrvalue);
229*4882a593Smuzhiyun vco = ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun gd->arch.vco_clk = vco; /* Vco clock */
232*4882a593Smuzhiyun } else if (bootmode == 3) {
233*4882a593Smuzhiyun /* serial mode */
234*4882a593Smuzhiyun vco = ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC;
235*4882a593Smuzhiyun gd->arch.vco_clk = vco; /* Vco clock */
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if ((in_be16(&ccm->ccr) & CCM_MISCCR_LIMP) == CCM_MISCCR_LIMP) {
239*4882a593Smuzhiyun /* Limp mode */
240*4882a593Smuzhiyun } else {
241*4882a593Smuzhiyun gd->arch.inp_clk = CONFIG_SYS_INPUT_CLKSRC; /* Input clock */
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun temp = (in_be32(&pll->pcr) & PLL_PCR_OUTDIV1_MASK) + 1;
244*4882a593Smuzhiyun gd->cpu_clk = vco / temp; /* cpu clock */
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun temp = ((in_be32(&pll->pcr) & PLL_PCR_OUTDIV2_MASK) >> 4) + 1;
247*4882a593Smuzhiyun gd->bus_clk = vco / temp; /* bus clock */
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun temp = ((in_be32(&pll->pcr) & PLL_PCR_OUTDIV3_MASK) >> 8) + 1;
250*4882a593Smuzhiyun gd->arch.flb_clk = vco / temp; /* FlexBus clock */
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun #ifdef CONFIG_PCI
253*4882a593Smuzhiyun if (bPci) {
254*4882a593Smuzhiyun temp = ((in_be32(&pll->pcr) & PLL_PCR_OUTDIV4_MASK) >> 12) + 1;
255*4882a593Smuzhiyun gd->pci_clk = vco / temp; /* PCI clock */
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun #endif
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_FSL
261*4882a593Smuzhiyun gd->arch.i2c1_clk = gd->bus_clk;
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun #endif
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* get_clocks() fills in gd->cpu_clock and gd->bus_clk */
get_clocks(void)267*4882a593Smuzhiyun int get_clocks(void)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun #ifdef CONFIG_MCF5441x
270*4882a593Smuzhiyun setup_5441x_clocks();
271*4882a593Smuzhiyun #endif
272*4882a593Smuzhiyun #ifdef CONFIG_MCF5445x
273*4882a593Smuzhiyun setup_5445x_clocks();
274*4882a593Smuzhiyun #endif
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_I2C
277*4882a593Smuzhiyun gd->arch.i2c1_clk = gd->bus_clk;
278*4882a593Smuzhiyun #endif
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun return (0);
281*4882a593Smuzhiyun }
282