xref: /OK3568_Linux_fs/u-boot/arch/m68k/cpu/mcf5445x/pci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun  * PCI Configuration space access support
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <pci.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/immap.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #if defined(CONFIG_PCI)
17*4882a593Smuzhiyun /* System RAM mapped over PCI */
18*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SYS_MEM_BUS	CONFIG_SYS_SDRAM_BASE
19*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SYS_MEM_PHYS	CONFIG_SYS_SDRAM_BASE
20*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SYS_MEM_SIZE	(1024 * 1024 * 1024)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define cfg_read(val, addr, type, op)		*val = op((type)(addr));
23*4882a593Smuzhiyun #define cfg_write(val, addr, type, op)		op((type *)(addr), (val));
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define PCI_OP(rw, size, type, op, mask)				\
26*4882a593Smuzhiyun int pci_##rw##_cfg_##size(struct pci_controller *hose,			\
27*4882a593Smuzhiyun 	pci_dev_t dev, int offset, type val)				\
28*4882a593Smuzhiyun {									\
29*4882a593Smuzhiyun 	u32 addr = 0;							\
30*4882a593Smuzhiyun 	u16 cfg_type = 0;						\
31*4882a593Smuzhiyun 	addr = ((offset & 0xfc) | cfg_type | (dev)  | 0x80000000);	\
32*4882a593Smuzhiyun 	out_be32(hose->cfg_addr, addr);					\
33*4882a593Smuzhiyun 	cfg_##rw(val, hose->cfg_data + (offset & mask), type, op);	\
34*4882a593Smuzhiyun 	out_be32(hose->cfg_addr, addr & 0x7fffffff);			\
35*4882a593Smuzhiyun 	return 0;							\
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun PCI_OP(read, byte, u8 *, in_8, 3)
39*4882a593Smuzhiyun PCI_OP(read, word, u16 *, in_le16, 2)
40*4882a593Smuzhiyun PCI_OP(read, dword, u32 *, in_le32, 0)
41*4882a593Smuzhiyun PCI_OP(write, byte, u8, out_8, 3)
42*4882a593Smuzhiyun PCI_OP(write, word, u16, out_le16, 2)
43*4882a593Smuzhiyun PCI_OP(write, dword, u32, out_le32, 0)
44*4882a593Smuzhiyun 
pci_mcf5445x_init(struct pci_controller * hose)45*4882a593Smuzhiyun void pci_mcf5445x_init(struct pci_controller *hose)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	pci_t *pci = (pci_t *)MMAP_PCI;
48*4882a593Smuzhiyun 	pciarb_t *pciarb = (pciarb_t *)MMAP_PCIARB;
49*4882a593Smuzhiyun 	gpio_t *gpio = (gpio_t *) MMAP_GPIO;
50*4882a593Smuzhiyun 	u32 barEn = 0;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	out_be32(&pciarb->acr, 0x001f001f);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* Set PCIGNT1, PCIREQ1, PCIREQ0/PCIGNTIN, PCIGNT0/PCIREQOUT,
55*4882a593Smuzhiyun 	   PCIREQ2, PCIGNT2 */
56*4882a593Smuzhiyun 	out_be16(&gpio->par_pci,
57*4882a593Smuzhiyun 		GPIO_PAR_PCI_GNT3_GNT3 | GPIO_PAR_PCI_GNT2 |
58*4882a593Smuzhiyun 		GPIO_PAR_PCI_GNT1 | GPIO_PAR_PCI_GNT0 |
59*4882a593Smuzhiyun 		GPIO_PAR_PCI_REQ3_REQ3 | GPIO_PAR_PCI_REQ2 |
60*4882a593Smuzhiyun 		GPIO_PAR_PCI_REQ1 | GPIO_PAR_PCI_REQ0);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	/* Assert reset bit */
63*4882a593Smuzhiyun 	setbits_be32(&pci->gscr, PCI_GSCR_PR);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	setbits_be32(&pci->tcr1, PCI_TCR1_P);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	/* Initiator windows */
68*4882a593Smuzhiyun 	out_be32(&pci->iw0btar,
69*4882a593Smuzhiyun 		CONFIG_SYS_PCI_MEM_PHYS | (CONFIG_SYS_PCI_MEM_PHYS >> 16));
70*4882a593Smuzhiyun 	out_be32(&pci->iw1btar,
71*4882a593Smuzhiyun 		CONFIG_SYS_PCI_IO_PHYS | (CONFIG_SYS_PCI_IO_PHYS >> 16));
72*4882a593Smuzhiyun 	out_be32(&pci->iw2btar,
73*4882a593Smuzhiyun 		CONFIG_SYS_PCI_CFG_PHYS | (CONFIG_SYS_PCI_CFG_PHYS >> 16));
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	out_be32(&pci->iwcr,
76*4882a593Smuzhiyun 		PCI_IWCR_W0C_EN | PCI_IWCR_W1C_EN | PCI_IWCR_W1C_IO |
77*4882a593Smuzhiyun 		PCI_IWCR_W2C_EN | PCI_IWCR_W2C_IO);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	out_be32(&pci->icr, 0);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* Enable bus master and mem access */
82*4882a593Smuzhiyun 	out_be32(&pci->scr, PCI_SCR_B | PCI_SCR_M);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* Cache line size and master latency */
85*4882a593Smuzhiyun 	out_be32(&pci->cr1, PCI_CR1_CLS(8) | PCI_CR1_LTMR(0xF8));
86*4882a593Smuzhiyun 	out_be32(&pci->cr2, 0);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_BAR0
89*4882a593Smuzhiyun 	out_be32(&pci->bar0, PCI_BAR_BAR0(CONFIG_SYS_PCI_BAR0));
90*4882a593Smuzhiyun 	out_be32(&pci->tbatr0, CONFIG_SYS_PCI_TBATR0 | PCI_TBATR_EN);
91*4882a593Smuzhiyun 	barEn |= PCI_TCR2_B0E;
92*4882a593Smuzhiyun #endif
93*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_BAR1
94*4882a593Smuzhiyun 	out_be32(&pci->bar1, PCI_BAR_BAR1(CONFIG_SYS_PCI_BAR1));
95*4882a593Smuzhiyun 	out_be32(&pci->tbatr1, CONFIG_SYS_PCI_TBATR1 | PCI_TBATR_EN);
96*4882a593Smuzhiyun 	barEn |= PCI_TCR2_B1E;
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_BAR2
99*4882a593Smuzhiyun 	out_be32(&pci->bar2, PCI_BAR_BAR2(CONFIG_SYS_PCI_BAR2));
100*4882a593Smuzhiyun 	out_be32(&pci->tbatr2, CONFIG_SYS_PCI_TBATR2 | PCI_TBATR_EN);
101*4882a593Smuzhiyun 	barEn |= PCI_TCR2_B2E;
102*4882a593Smuzhiyun #endif
103*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_BAR3
104*4882a593Smuzhiyun 	out_be32(&pci->bar3, PCI_BAR_BAR3(CONFIG_SYS_PCI_BAR3));
105*4882a593Smuzhiyun 	out_be32(&pci->tbatr3, CONFIG_SYS_PCI_TBATR3 | PCI_TBATR_EN);
106*4882a593Smuzhiyun 	barEn |= PCI_TCR2_B3E;
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_BAR4
109*4882a593Smuzhiyun 	out_be32(&pci->bar4, PCI_BAR_BAR4(CONFIG_SYS_PCI_BAR4));
110*4882a593Smuzhiyun 	out_be32(&pci->tbatr4, CONFIG_SYS_PCI_TBATR4 | PCI_TBATR_EN);
111*4882a593Smuzhiyun 	barEn |= PCI_TCR2_B4E;
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_BAR5
114*4882a593Smuzhiyun 	out_be32(&pci->bar5, PCI_BAR_BAR5(CONFIG_SYS_PCI_BAR5));
115*4882a593Smuzhiyun 	out_be32(&pci->tbatr5, CONFIG_SYS_PCI_TBATR5 | PCI_TBATR_EN);
116*4882a593Smuzhiyun 	barEn |= PCI_TCR2_B5E;
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	out_be32(&pci->tcr2, barEn);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* Deassert reset bit */
122*4882a593Smuzhiyun 	clrbits_be32(&pci->gscr, PCI_GSCR_PR);
123*4882a593Smuzhiyun 	udelay(1000);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* Enable PCI bus master support */
126*4882a593Smuzhiyun 	hose->first_busno = 0;
127*4882a593Smuzhiyun 	hose->last_busno = 0xff;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	pci_set_region(hose->regions + 0, CONFIG_SYS_PCI_MEM_BUS, CONFIG_SYS_PCI_MEM_PHYS,
130*4882a593Smuzhiyun 		       CONFIG_SYS_PCI_MEM_SIZE, PCI_REGION_MEM);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	pci_set_region(hose->regions + 1, CONFIG_SYS_PCI_IO_BUS, CONFIG_SYS_PCI_IO_PHYS,
133*4882a593Smuzhiyun 		       CONFIG_SYS_PCI_IO_SIZE, PCI_REGION_IO);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	pci_set_region(hose->regions + 2, CONFIG_SYS_PCI_SYS_MEM_BUS,
136*4882a593Smuzhiyun 		       CONFIG_SYS_PCI_SYS_MEM_PHYS, CONFIG_SYS_PCI_SYS_MEM_SIZE,
137*4882a593Smuzhiyun 		       PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	hose->region_count = 3;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	hose->cfg_addr = &(pci->car);
142*4882a593Smuzhiyun 	hose->cfg_data = (volatile unsigned char *)CONFIG_SYS_PCI_CFG_BUS;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	pci_set_ops(hose, pci_read_cfg_byte, pci_read_cfg_word,
145*4882a593Smuzhiyun 		    pci_read_cfg_dword, pci_write_cfg_byte, pci_write_cfg_word,
146*4882a593Smuzhiyun 		    pci_write_cfg_dword);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* Hose scan */
149*4882a593Smuzhiyun 	pci_register_hose(hose);
150*4882a593Smuzhiyun 	hose->last_busno = pci_hose_scan(hose);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun #endif				/* CONFIG_PCI */
153