1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * (C) Copyright 2000-2003
4*4882a593Smuzhiyun * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2004-2008, 2012 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <asm/immap.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* PLL min/max specifications */
21*4882a593Smuzhiyun #define MAX_FVCO 500000 /* KHz */
22*4882a593Smuzhiyun #define MAX_FSYS 80000 /* KHz */
23*4882a593Smuzhiyun #define MIN_FSYS 58333 /* KHz */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #ifdef CONFIG_MCF5301x
26*4882a593Smuzhiyun #define FREF 20000 /* KHz */
27*4882a593Smuzhiyun #define MAX_MFD 63 /* Multiplier */
28*4882a593Smuzhiyun #define MIN_MFD 0 /* Multiplier */
29*4882a593Smuzhiyun #define USBDIV 8
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Low Power Divider specifications */
32*4882a593Smuzhiyun #define MIN_LPD (0) /* Divider (not encoded) */
33*4882a593Smuzhiyun #define MAX_LPD (15) /* Divider (not encoded) */
34*4882a593Smuzhiyun #define DEFAULT_LPD (0) /* Divider (not encoded) */
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #ifdef CONFIG_MCF532x
38*4882a593Smuzhiyun #define FREF 16000 /* KHz */
39*4882a593Smuzhiyun #define MAX_MFD 135 /* Multiplier */
40*4882a593Smuzhiyun #define MIN_MFD 88 /* Multiplier */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Low Power Divider specifications */
43*4882a593Smuzhiyun #define MIN_LPD (1 << 0) /* Divider (not encoded) */
44*4882a593Smuzhiyun #define MAX_LPD (1 << 15) /* Divider (not encoded) */
45*4882a593Smuzhiyun #define DEFAULT_LPD (1 << 1) /* Divider (not encoded) */
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define BUSDIV 6 /* Divider */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Get the value of the current system clock */
get_sys_clock(void)51*4882a593Smuzhiyun int get_sys_clock(void)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun ccm_t *ccm = (ccm_t *)(MMAP_CCM);
54*4882a593Smuzhiyun pll_t *pll = (pll_t *)(MMAP_PLL);
55*4882a593Smuzhiyun int divider;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Test to see if device is in LIMP mode */
58*4882a593Smuzhiyun if (in_be16(&ccm->misccr) & CCM_MISCCR_LIMP) {
59*4882a593Smuzhiyun divider = in_be16(&ccm->cdr) & CCM_CDR_LPDIV(0xF);
60*4882a593Smuzhiyun #ifdef CONFIG_MCF5301x
61*4882a593Smuzhiyun return (FREF / (3 * (1 << divider)));
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun #ifdef CONFIG_MCF532x
64*4882a593Smuzhiyun return (FREF / (2 << divider));
65*4882a593Smuzhiyun #endif
66*4882a593Smuzhiyun } else {
67*4882a593Smuzhiyun #ifdef CONFIG_MCF5301x
68*4882a593Smuzhiyun u32 pfdr = (in_be32(&pll->pcr) & 0x3F) + 1;
69*4882a593Smuzhiyun u32 refdiv = (1 << ((in_be32(&pll->pcr) & PLL_PCR_REFDIV(7)) >> 8));
70*4882a593Smuzhiyun u32 busdiv = ((in_be32(&pll->pdr) & 0x00F0) >> 4) + 1;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun return (((FREF * pfdr) / refdiv) / busdiv);
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun #ifdef CONFIG_MCF532x
75*4882a593Smuzhiyun return (FREF * in_8(&pll->pfdr)) / (BUSDIV * 4);
76*4882a593Smuzhiyun #endif
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun * Initialize the Low Power Divider circuit
82*4882a593Smuzhiyun *
83*4882a593Smuzhiyun * Parameters:
84*4882a593Smuzhiyun * div Desired system frequency divider
85*4882a593Smuzhiyun *
86*4882a593Smuzhiyun * Return Value:
87*4882a593Smuzhiyun * The resulting output system frequency
88*4882a593Smuzhiyun */
clock_limp(int div)89*4882a593Smuzhiyun int clock_limp(int div)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun ccm_t *ccm = (ccm_t *)(MMAP_CCM);
92*4882a593Smuzhiyun u32 temp;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* Check bounds of divider */
95*4882a593Smuzhiyun if (div < MIN_LPD)
96*4882a593Smuzhiyun div = MIN_LPD;
97*4882a593Smuzhiyun if (div > MAX_LPD)
98*4882a593Smuzhiyun div = MAX_LPD;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Save of the current value of the SSIDIV so we don't overwrite the value */
101*4882a593Smuzhiyun temp = (in_be16(&ccm->cdr) & CCM_CDR_SSIDIV(0xFF));
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Apply the divider to the system clock */
104*4882a593Smuzhiyun out_be16(&ccm->cdr, CCM_CDR_LPDIV(div) | CCM_CDR_SSIDIV(temp));
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun setbits_be16(&ccm->misccr, CCM_MISCCR_LIMP);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return (FREF / (3 * (1 << div)));
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* Exit low power LIMP mode */
clock_exit_limp(void)112*4882a593Smuzhiyun int clock_exit_limp(void)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun ccm_t *ccm = (ccm_t *)(MMAP_CCM);
115*4882a593Smuzhiyun int fout;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Exit LIMP mode */
118*4882a593Smuzhiyun clrbits_be16(&ccm->misccr, CCM_MISCCR_LIMP);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Wait for PLL to lock */
121*4882a593Smuzhiyun while (!(in_be16(&ccm->misccr) & CCM_MISCCR_PLL_LOCK))
122*4882a593Smuzhiyun ;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun fout = get_sys_clock();
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return fout;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Initialize the PLL
130*4882a593Smuzhiyun *
131*4882a593Smuzhiyun * Parameters:
132*4882a593Smuzhiyun * fref PLL reference clock frequency in KHz
133*4882a593Smuzhiyun * fsys Desired PLL output frequency in KHz
134*4882a593Smuzhiyun * flags Operating parameters
135*4882a593Smuzhiyun *
136*4882a593Smuzhiyun * Return Value:
137*4882a593Smuzhiyun * The resulting output system frequency
138*4882a593Smuzhiyun */
clock_pll(int fsys,int flags)139*4882a593Smuzhiyun int clock_pll(int fsys, int flags)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun #ifdef CONFIG_MCF532x
142*4882a593Smuzhiyun u32 *sdram_workaround = (u32 *)(MMAP_SDRAM + 0x80);
143*4882a593Smuzhiyun #endif
144*4882a593Smuzhiyun sdram_t *sdram = (sdram_t *)(MMAP_SDRAM);
145*4882a593Smuzhiyun pll_t *pll = (pll_t *)(MMAP_PLL);
146*4882a593Smuzhiyun int fref, temp, fout, mfd;
147*4882a593Smuzhiyun u32 i;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun fref = FREF;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun if (fsys == 0) {
152*4882a593Smuzhiyun /* Return current PLL output */
153*4882a593Smuzhiyun #ifdef CONFIG_MCF5301x
154*4882a593Smuzhiyun u32 busdiv = ((in_be32(&pll->pdr) >> 4) & 0x0F) + 1;
155*4882a593Smuzhiyun mfd = (in_be32(&pll->pcr) & 0x3F) + 1;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return (fref * mfd) / busdiv;
158*4882a593Smuzhiyun #endif
159*4882a593Smuzhiyun #ifdef CONFIG_MCF532x
160*4882a593Smuzhiyun mfd = in_8(&pll->pfdr);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return (fref * mfd / (BUSDIV * 4));
163*4882a593Smuzhiyun #endif
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Check bounds of requested system clock */
167*4882a593Smuzhiyun if (fsys > MAX_FSYS)
168*4882a593Smuzhiyun fsys = MAX_FSYS;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (fsys < MIN_FSYS)
171*4882a593Smuzhiyun fsys = MIN_FSYS;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun * Multiplying by 100 when calculating the temp value,
175*4882a593Smuzhiyun * and then dividing by 100 to calculate the mfd allows
176*4882a593Smuzhiyun * for exact values without needing to include floating
177*4882a593Smuzhiyun * point libraries.
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun temp = (100 * fsys) / fref;
180*4882a593Smuzhiyun #ifdef CONFIG_MCF5301x
181*4882a593Smuzhiyun mfd = (BUSDIV * temp) / 100;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* Determine the output frequency for selected values */
184*4882a593Smuzhiyun fout = ((fref * mfd) / BUSDIV);
185*4882a593Smuzhiyun #endif
186*4882a593Smuzhiyun #ifdef CONFIG_MCF532x
187*4882a593Smuzhiyun mfd = (4 * BUSDIV * temp) / 100;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* Determine the output frequency for selected values */
190*4882a593Smuzhiyun fout = ((fref * mfd) / (BUSDIV * 4));
191*4882a593Smuzhiyun #endif
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* must not tamper with SDRAMC if running from SDRAM */
194*4882a593Smuzhiyun #if !defined(CONFIG_MONITOR_IS_IN_RAM)
195*4882a593Smuzhiyun /*
196*4882a593Smuzhiyun * Check to see if the SDRAM has already been initialized.
197*4882a593Smuzhiyun * If it has then the SDRAM needs to be put into self refresh
198*4882a593Smuzhiyun * mode before reprogramming the PLL.
199*4882a593Smuzhiyun */
200*4882a593Smuzhiyun if (in_be32(&sdram->ctrl) & SDRAMC_SDCR_REF)
201*4882a593Smuzhiyun clrbits_be32(&sdram->ctrl, SDRAMC_SDCR_CKE);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun * Initialize the PLL to generate the new system clock frequency.
205*4882a593Smuzhiyun * The device must be put into LIMP mode to reprogram the PLL.
206*4882a593Smuzhiyun */
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Enter LIMP mode */
209*4882a593Smuzhiyun clock_limp(DEFAULT_LPD);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun #ifdef CONFIG_MCF5301x
212*4882a593Smuzhiyun out_be32(&pll->pdr,
213*4882a593Smuzhiyun PLL_PDR_OUTDIV1((BUSDIV / 3) - 1) |
214*4882a593Smuzhiyun PLL_PDR_OUTDIV2(BUSDIV - 1) |
215*4882a593Smuzhiyun PLL_PDR_OUTDIV3((BUSDIV / 2) - 1) |
216*4882a593Smuzhiyun PLL_PDR_OUTDIV4(USBDIV - 1));
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun clrbits_be32(&pll->pcr, ~PLL_PCR_FBDIV_UNMASK);
219*4882a593Smuzhiyun setbits_be32(&pll->pcr, PLL_PCR_FBDIV(mfd - 1));
220*4882a593Smuzhiyun #endif
221*4882a593Smuzhiyun #ifdef CONFIG_MCF532x
222*4882a593Smuzhiyun /* Reprogram PLL for desired fsys */
223*4882a593Smuzhiyun out_8(&pll->podr,
224*4882a593Smuzhiyun PLL_PODR_CPUDIV(BUSDIV / 3) | PLL_PODR_BUSDIV(BUSDIV));
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun out_8(&pll->pfdr, mfd);
227*4882a593Smuzhiyun #endif
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Exit LIMP mode */
230*4882a593Smuzhiyun clock_exit_limp();
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* Return the SDRAM to normal operation if it is in use. */
233*4882a593Smuzhiyun if (in_be32(&sdram->ctrl) & SDRAMC_SDCR_REF)
234*4882a593Smuzhiyun setbits_be32(&sdram->ctrl, SDRAMC_SDCR_CKE);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun #ifdef CONFIG_MCF532x
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun * software workaround for SDRAM opeartion after exiting LIMP
239*4882a593Smuzhiyun * mode errata
240*4882a593Smuzhiyun */
241*4882a593Smuzhiyun out_be32(sdram_workaround, CONFIG_SYS_SDRAM_BASE);
242*4882a593Smuzhiyun #endif
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* wait for DQS logic to relock */
245*4882a593Smuzhiyun for (i = 0; i < 0x200; i++) ;
246*4882a593Smuzhiyun #endif /* !defined(CONFIG_MONITOR_IS_IN_RAM) */
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun return fout;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* get_clocks() fills in gd->cpu_clock and gd->bus_clk */
get_clocks(void)252*4882a593Smuzhiyun int get_clocks(void)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun gd->bus_clk = clock_pll(CONFIG_SYS_CLK / 1000, 0) * 1000;
255*4882a593Smuzhiyun gd->cpu_clk = (gd->bus_clk * 3);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_FSL
258*4882a593Smuzhiyun gd->arch.i2c1_clk = gd->bus_clk;
259*4882a593Smuzhiyun #endif
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun return (0);
262*4882a593Smuzhiyun }
263