1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * (C) Copyright 2000-2003
4*4882a593Smuzhiyun * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * (C) Copyright 2007, 2012 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <watchdog.h>
14*4882a593Smuzhiyun #include <asm/immap.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
18*4882a593Smuzhiyun #include <config.h>
19*4882a593Smuzhiyun #include <net.h>
20*4882a593Smuzhiyun #include <asm/fec.h>
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* The registers in fbcs_t struct can be 16-bit for CONFIG_M5235 or 32-bit wide otherwise. */
24*4882a593Smuzhiyun #ifdef CONFIG_M5235
25*4882a593Smuzhiyun #define out_be_fbcs_reg out_be16
26*4882a593Smuzhiyun #else
27*4882a593Smuzhiyun #define out_be_fbcs_reg out_be32
28*4882a593Smuzhiyun #endif
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * Breath some life into the CPU...
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun * Set up the memory map,
34*4882a593Smuzhiyun * initialize a bunch of registers,
35*4882a593Smuzhiyun * initialize the UPM's
36*4882a593Smuzhiyun */
cpu_init_f(void)37*4882a593Smuzhiyun void cpu_init_f(void)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun gpio_t *gpio = (gpio_t *) MMAP_GPIO;
40*4882a593Smuzhiyun fbcs_t *fbcs = (fbcs_t *) MMAP_FBCS;
41*4882a593Smuzhiyun wdog_t *wdog = (wdog_t *) MMAP_WDOG;
42*4882a593Smuzhiyun scm_t *scm = (scm_t *) MMAP_SCM;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* watchdog is enabled by default - disable the watchdog */
45*4882a593Smuzhiyun #ifndef CONFIG_WATCHDOG
46*4882a593Smuzhiyun out_be16(&wdog->cr, 0);
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun out_be32(&scm->rambar, CONFIG_SYS_INIT_RAM_ADDR | SCM_RAMBAR_BDE);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Port configuration */
52*4882a593Smuzhiyun out_8(&gpio->par_cs, 0);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) && defined(CONFIG_SYS_CS0_CTRL))
55*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->csar0, CONFIG_SYS_CS0_BASE);
56*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->cscr0, CONFIG_SYS_CS0_CTRL);
57*4882a593Smuzhiyun out_be32(&fbcs->csmr0, CONFIG_SYS_CS0_MASK);
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) && defined(CONFIG_SYS_CS1_CTRL))
61*4882a593Smuzhiyun setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS1);
62*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->csar1, CONFIG_SYS_CS1_BASE);
63*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->cscr1, CONFIG_SYS_CS1_CTRL);
64*4882a593Smuzhiyun out_be32(&fbcs->csmr1, CONFIG_SYS_CS1_MASK);
65*4882a593Smuzhiyun #endif
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) && defined(CONFIG_SYS_CS2_CTRL))
68*4882a593Smuzhiyun setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS2);
69*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->csar2, CONFIG_SYS_CS2_BASE);
70*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->cscr2, CONFIG_SYS_CS2_CTRL);
71*4882a593Smuzhiyun out_be32(&fbcs->csmr2, CONFIG_SYS_CS2_MASK);
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) && defined(CONFIG_SYS_CS3_CTRL))
75*4882a593Smuzhiyun setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS3);
76*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->csar3, CONFIG_SYS_CS3_BASE);
77*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->cscr3, CONFIG_SYS_CS3_CTRL);
78*4882a593Smuzhiyun out_be32(&fbcs->csmr3, CONFIG_SYS_CS3_MASK);
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) && defined(CONFIG_SYS_CS4_CTRL))
82*4882a593Smuzhiyun setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS4);
83*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->csar4, CONFIG_SYS_CS4_BASE);
84*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->cscr4, CONFIG_SYS_CS4_CTRL);
85*4882a593Smuzhiyun out_be32(&fbcs->csmr4, CONFIG_SYS_CS4_MASK);
86*4882a593Smuzhiyun #endif
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) && defined(CONFIG_SYS_CS5_CTRL))
89*4882a593Smuzhiyun setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS5);
90*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->csar5, CONFIG_SYS_CS5_BASE);
91*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->cscr5, CONFIG_SYS_CS5_CTRL);
92*4882a593Smuzhiyun out_be32(&fbcs->csmr5, CONFIG_SYS_CS5_MASK);
93*4882a593Smuzhiyun #endif
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #if (defined(CONFIG_SYS_CS6_BASE) && defined(CONFIG_SYS_CS6_MASK) && defined(CONFIG_SYS_CS6_CTRL))
96*4882a593Smuzhiyun setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS6);
97*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->csar6, CONFIG_SYS_CS6_BASE);
98*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->cscr6, CONFIG_SYS_CS6_CTRL);
99*4882a593Smuzhiyun out_be32(&fbcs->csmr6, CONFIG_SYS_CS6_MASK);
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #if (defined(CONFIG_SYS_CS7_BASE) && defined(CONFIG_SYS_CS7_MASK) && defined(CONFIG_SYS_CS7_CTRL))
103*4882a593Smuzhiyun setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS7);
104*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->csar7, CONFIG_SYS_CS7_BASE);
105*4882a593Smuzhiyun out_be_fbcs_reg(&fbcs->cscr7, CONFIG_SYS_CS7_CTRL);
106*4882a593Smuzhiyun out_be32(&fbcs->csmr7, CONFIG_SYS_CS7_MASK);
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_FSL
110*4882a593Smuzhiyun CONFIG_SYS_I2C_PINMUX_REG &= CONFIG_SYS_I2C_PINMUX_CLR;
111*4882a593Smuzhiyun CONFIG_SYS_I2C_PINMUX_REG |= CONFIG_SYS_I2C_PINMUX_SET;
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun icache_enable();
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * initialize higher level parts of CPU like timers
119*4882a593Smuzhiyun */
cpu_init_r(void)120*4882a593Smuzhiyun int cpu_init_r(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun return (0);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
uart_port_conf(int port)125*4882a593Smuzhiyun void uart_port_conf(int port)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun gpio_t *gpio = (gpio_t *) MMAP_GPIO;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Setup Ports: */
130*4882a593Smuzhiyun switch (port) {
131*4882a593Smuzhiyun case 0:
132*4882a593Smuzhiyun clrbits_be16(&gpio->par_uart,
133*4882a593Smuzhiyun GPIO_PAR_UART_U0RXD | GPIO_PAR_UART_U0TXD);
134*4882a593Smuzhiyun setbits_be16(&gpio->par_uart,
135*4882a593Smuzhiyun GPIO_PAR_UART_U0RXD | GPIO_PAR_UART_U0TXD);
136*4882a593Smuzhiyun break;
137*4882a593Smuzhiyun case 1:
138*4882a593Smuzhiyun clrbits_be16(&gpio->par_uart,
139*4882a593Smuzhiyun GPIO_PAR_UART_U1RXD_MASK | GPIO_PAR_UART_U1TXD_MASK);
140*4882a593Smuzhiyun setbits_be16(&gpio->par_uart,
141*4882a593Smuzhiyun GPIO_PAR_UART_U1RXD_U1RXD | GPIO_PAR_UART_U1TXD_U1TXD);
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun case 2:
144*4882a593Smuzhiyun #ifdef CONFIG_SYS_UART2_PRI_GPIO
145*4882a593Smuzhiyun clrbits_be16(&gpio->par_uart,
146*4882a593Smuzhiyun GPIO_PAR_UART_U2RXD | GPIO_PAR_UART_U2TXD);
147*4882a593Smuzhiyun setbits_be16(&gpio->par_uart,
148*4882a593Smuzhiyun GPIO_PAR_UART_U2RXD | GPIO_PAR_UART_U2TXD);
149*4882a593Smuzhiyun #elif defined(CONFIG_SYS_UART2_ALT1_GPIO)
150*4882a593Smuzhiyun clrbits_8(&gpio->par_feci2c,
151*4882a593Smuzhiyun GPIO_PAR_FECI2C_EMDC_MASK | GPIO_PAR_FECI2C_EMDIO_MASK);
152*4882a593Smuzhiyun setbits_8(&gpio->par_feci2c,
153*4882a593Smuzhiyun GPIO_PAR_FECI2C_EMDC_U2TXD | GPIO_PAR_FECI2C_EMDIO_U2RXD);
154*4882a593Smuzhiyun #endif
155*4882a593Smuzhiyun break;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
fecpin_setclear(struct eth_device * dev,int setclear)160*4882a593Smuzhiyun int fecpin_setclear(struct eth_device *dev, int setclear)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun gpio_t *gpio = (gpio_t *) MMAP_GPIO;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (setclear) {
165*4882a593Smuzhiyun setbits_8(&gpio->par_feci2c,
166*4882a593Smuzhiyun GPIO_PAR_FECI2C_EMDC_FECEMDC |
167*4882a593Smuzhiyun GPIO_PAR_FECI2C_EMDIO_FECEMDIO);
168*4882a593Smuzhiyun } else {
169*4882a593Smuzhiyun clrbits_8(&gpio->par_feci2c,
170*4882a593Smuzhiyun GPIO_PAR_FECI2C_EMDC_MASK |
171*4882a593Smuzhiyun GPIO_PAR_FECI2C_EMDIO_MASK);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun #endif
177