1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (c) 2013 Xilinx Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef _ASM_ARCH_HARDWARE_H 8*4882a593Smuzhiyun #define _ASM_ARCH_HARDWARE_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define ZYNQ_SYS_CTRL_BASEADDR 0xF8000000 11*4882a593Smuzhiyun #define ZYNQ_DEV_CFG_APB_BASEADDR 0xF8007000 12*4882a593Smuzhiyun #define ZYNQ_SCU_BASEADDR 0xF8F00000 13*4882a593Smuzhiyun #define ZYNQ_GEM_BASEADDR0 0xE000B000 14*4882a593Smuzhiyun #define ZYNQ_GEM_BASEADDR1 0xE000C000 15*4882a593Smuzhiyun #define ZYNQ_I2C_BASEADDR0 0xE0004000 16*4882a593Smuzhiyun #define ZYNQ_I2C_BASEADDR1 0xE0005000 17*4882a593Smuzhiyun #define ZYNQ_QSPI_BASEADDR 0xE000D000 18*4882a593Smuzhiyun #define ZYNQ_SMC_BASEADDR 0xE000E000 19*4882a593Smuzhiyun #define ZYNQ_NAND_BASEADDR 0xE1000000 20*4882a593Smuzhiyun #define ZYNQ_DDRC_BASEADDR 0xF8006000 21*4882a593Smuzhiyun #define ZYNQ_EFUSE_BASEADDR 0xF800D000 22*4882a593Smuzhiyun #define ZYNQ_USB_BASEADDR0 0xE0002000 23*4882a593Smuzhiyun #define ZYNQ_USB_BASEADDR1 0xE0003000 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* Bootmode setting values */ 26*4882a593Smuzhiyun #define ZYNQ_BM_MASK 0x7 27*4882a593Smuzhiyun #define ZYNQ_BM_QSPI 0x1 28*4882a593Smuzhiyun #define ZYNQ_BM_NOR 0x2 29*4882a593Smuzhiyun #define ZYNQ_BM_NAND 0x4 30*4882a593Smuzhiyun #define ZYNQ_BM_SD 0x5 31*4882a593Smuzhiyun #define ZYNQ_BM_JTAG 0x0 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun /* Reflect slcr offsets */ 34*4882a593Smuzhiyun struct slcr_regs { 35*4882a593Smuzhiyun u32 scl; /* 0x0 */ 36*4882a593Smuzhiyun u32 slcr_lock; /* 0x4 */ 37*4882a593Smuzhiyun u32 slcr_unlock; /* 0x8 */ 38*4882a593Smuzhiyun u32 reserved0_1[61]; 39*4882a593Smuzhiyun u32 arm_pll_ctrl; /* 0x100 */ 40*4882a593Smuzhiyun u32 ddr_pll_ctrl; /* 0x104 */ 41*4882a593Smuzhiyun u32 io_pll_ctrl; /* 0x108 */ 42*4882a593Smuzhiyun u32 reserved0_2[5]; 43*4882a593Smuzhiyun u32 arm_clk_ctrl; /* 0x120 */ 44*4882a593Smuzhiyun u32 ddr_clk_ctrl; /* 0x124 */ 45*4882a593Smuzhiyun u32 dci_clk_ctrl; /* 0x128 */ 46*4882a593Smuzhiyun u32 aper_clk_ctrl; /* 0x12c */ 47*4882a593Smuzhiyun u32 reserved0_3[2]; 48*4882a593Smuzhiyun u32 gem0_rclk_ctrl; /* 0x138 */ 49*4882a593Smuzhiyun u32 gem1_rclk_ctrl; /* 0x13c */ 50*4882a593Smuzhiyun u32 gem0_clk_ctrl; /* 0x140 */ 51*4882a593Smuzhiyun u32 gem1_clk_ctrl; /* 0x144 */ 52*4882a593Smuzhiyun u32 smc_clk_ctrl; /* 0x148 */ 53*4882a593Smuzhiyun u32 lqspi_clk_ctrl; /* 0x14c */ 54*4882a593Smuzhiyun u32 sdio_clk_ctrl; /* 0x150 */ 55*4882a593Smuzhiyun u32 uart_clk_ctrl; /* 0x154 */ 56*4882a593Smuzhiyun u32 spi_clk_ctrl; /* 0x158 */ 57*4882a593Smuzhiyun u32 can_clk_ctrl; /* 0x15c */ 58*4882a593Smuzhiyun u32 can_mioclk_ctrl; /* 0x160 */ 59*4882a593Smuzhiyun u32 dbg_clk_ctrl; /* 0x164 */ 60*4882a593Smuzhiyun u32 pcap_clk_ctrl; /* 0x168 */ 61*4882a593Smuzhiyun u32 reserved0_4[1]; 62*4882a593Smuzhiyun u32 fpga0_clk_ctrl; /* 0x170 */ 63*4882a593Smuzhiyun u32 reserved0_5[3]; 64*4882a593Smuzhiyun u32 fpga1_clk_ctrl; /* 0x180 */ 65*4882a593Smuzhiyun u32 reserved0_6[3]; 66*4882a593Smuzhiyun u32 fpga2_clk_ctrl; /* 0x190 */ 67*4882a593Smuzhiyun u32 reserved0_7[3]; 68*4882a593Smuzhiyun u32 fpga3_clk_ctrl; /* 0x1a0 */ 69*4882a593Smuzhiyun u32 reserved0_8[8]; 70*4882a593Smuzhiyun u32 clk_621_true; /* 0x1c4 */ 71*4882a593Smuzhiyun u32 reserved1[14]; 72*4882a593Smuzhiyun u32 pss_rst_ctrl; /* 0x200 */ 73*4882a593Smuzhiyun u32 reserved2[15]; 74*4882a593Smuzhiyun u32 fpga_rst_ctrl; /* 0x240 */ 75*4882a593Smuzhiyun u32 reserved3[5]; 76*4882a593Smuzhiyun u32 reboot_status; /* 0x258 */ 77*4882a593Smuzhiyun u32 boot_mode; /* 0x25c */ 78*4882a593Smuzhiyun u32 reserved4[116]; 79*4882a593Smuzhiyun u32 trust_zone; /* 0x430 */ /* FIXME */ 80*4882a593Smuzhiyun u32 reserved5_1[63]; 81*4882a593Smuzhiyun u32 pss_idcode; /* 0x530 */ 82*4882a593Smuzhiyun u32 reserved5_2[51]; 83*4882a593Smuzhiyun u32 ddr_urgent; /* 0x600 */ 84*4882a593Smuzhiyun u32 reserved6[6]; 85*4882a593Smuzhiyun u32 ddr_urgent_sel; /* 0x61c */ 86*4882a593Smuzhiyun u32 reserved7[56]; 87*4882a593Smuzhiyun u32 mio_pin[54]; /* 0x700 - 0x7D4 */ 88*4882a593Smuzhiyun u32 reserved8[74]; 89*4882a593Smuzhiyun u32 lvl_shftr_en; /* 0x900 */ 90*4882a593Smuzhiyun u32 reserved9[3]; 91*4882a593Smuzhiyun u32 ocm_cfg; /* 0x910 */ 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define slcr_base ((struct slcr_regs *)ZYNQ_SYS_CTRL_BASEADDR) 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun struct devcfg_regs { 97*4882a593Smuzhiyun u32 ctrl; /* 0x0 */ 98*4882a593Smuzhiyun u32 lock; /* 0x4 */ 99*4882a593Smuzhiyun u32 cfg; /* 0x8 */ 100*4882a593Smuzhiyun u32 int_sts; /* 0xc */ 101*4882a593Smuzhiyun u32 int_mask; /* 0x10 */ 102*4882a593Smuzhiyun u32 status; /* 0x14 */ 103*4882a593Smuzhiyun u32 dma_src_addr; /* 0x18 */ 104*4882a593Smuzhiyun u32 dma_dst_addr; /* 0x1c */ 105*4882a593Smuzhiyun u32 dma_src_len; /* 0x20 */ 106*4882a593Smuzhiyun u32 dma_dst_len; /* 0x24 */ 107*4882a593Smuzhiyun u32 rom_shadow; /* 0x28 */ 108*4882a593Smuzhiyun u32 reserved1[2]; 109*4882a593Smuzhiyun u32 unlock; /* 0x34 */ 110*4882a593Smuzhiyun u32 reserved2[18]; 111*4882a593Smuzhiyun u32 mctrl; /* 0x80 */ 112*4882a593Smuzhiyun u32 reserved3; 113*4882a593Smuzhiyun u32 write_count; /* 0x88 */ 114*4882a593Smuzhiyun u32 read_count; /* 0x8c */ 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define devcfg_base ((struct devcfg_regs *)ZYNQ_DEV_CFG_APB_BASEADDR) 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun struct scu_regs { 120*4882a593Smuzhiyun u32 reserved1[16]; 121*4882a593Smuzhiyun u32 filter_start; /* 0x40 */ 122*4882a593Smuzhiyun u32 filter_end; /* 0x44 */ 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun #define scu_base ((struct scu_regs *)ZYNQ_SCU_BASEADDR) 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun struct ddrc_regs { 128*4882a593Smuzhiyun u32 ddrc_ctrl; /* 0x0 */ 129*4882a593Smuzhiyun u32 reserved[60]; 130*4882a593Smuzhiyun u32 ecc_scrub; /* 0xF4 */ 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun #define ddrc_base ((struct ddrc_regs *)ZYNQ_DDRC_BASEADDR) 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun struct efuse_reg { 135*4882a593Smuzhiyun u32 reserved1[4]; 136*4882a593Smuzhiyun u32 status; 137*4882a593Smuzhiyun u32 reserved2[3]; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define efuse_base ((struct efuse_reg *)ZYNQ_EFUSE_BASEADDR) 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #endif /* _ASM_ARCH_HARDWARE_H */ 143