xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-uniphier/dram_init.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2012-2015 Panasonic Corporation
3*4882a593Smuzhiyun  * Copyright (C) 2015-2017 Socionext Inc.
4*4882a593Smuzhiyun  *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <fdt_support.h>
11*4882a593Smuzhiyun #include <fdtdec.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/sizes.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "sg-regs.h"
16*4882a593Smuzhiyun #include "soc-info.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun struct uniphier_memif_data {
21*4882a593Smuzhiyun 	unsigned int soc_id;
22*4882a593Smuzhiyun 	unsigned long sparse_ch1_base;
23*4882a593Smuzhiyun 	int have_ch2;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static const struct uniphier_memif_data uniphier_memif_data[] = {
27*4882a593Smuzhiyun 	{
28*4882a593Smuzhiyun 		.soc_id = UNIPHIER_LD4_ID,
29*4882a593Smuzhiyun 		.sparse_ch1_base = 0xc0000000,
30*4882a593Smuzhiyun 	},
31*4882a593Smuzhiyun 	{
32*4882a593Smuzhiyun 		.soc_id = UNIPHIER_PRO4_ID,
33*4882a593Smuzhiyun 		.sparse_ch1_base = 0xa0000000,
34*4882a593Smuzhiyun 	},
35*4882a593Smuzhiyun 	{
36*4882a593Smuzhiyun 		.soc_id = UNIPHIER_SLD8_ID,
37*4882a593Smuzhiyun 		.sparse_ch1_base = 0xc0000000,
38*4882a593Smuzhiyun 	},
39*4882a593Smuzhiyun 	{
40*4882a593Smuzhiyun 		.soc_id = UNIPHIER_PRO5_ID,
41*4882a593Smuzhiyun 		.sparse_ch1_base = 0xc0000000,
42*4882a593Smuzhiyun 	},
43*4882a593Smuzhiyun 	{
44*4882a593Smuzhiyun 		.soc_id = UNIPHIER_PXS2_ID,
45*4882a593Smuzhiyun 		.sparse_ch1_base = 0xc0000000,
46*4882a593Smuzhiyun 		.have_ch2 = 1,
47*4882a593Smuzhiyun 	},
48*4882a593Smuzhiyun 	{
49*4882a593Smuzhiyun 		.soc_id = UNIPHIER_LD6B_ID,
50*4882a593Smuzhiyun 		.sparse_ch1_base = 0xc0000000,
51*4882a593Smuzhiyun 		.have_ch2 = 1,
52*4882a593Smuzhiyun 	},
53*4882a593Smuzhiyun 	{
54*4882a593Smuzhiyun 		.soc_id = UNIPHIER_LD11_ID,
55*4882a593Smuzhiyun 		.sparse_ch1_base = 0xc0000000,
56*4882a593Smuzhiyun 	},
57*4882a593Smuzhiyun 	{
58*4882a593Smuzhiyun 		.soc_id = UNIPHIER_LD20_ID,
59*4882a593Smuzhiyun 		.sparse_ch1_base = 0xc0000000,
60*4882a593Smuzhiyun 		.have_ch2 = 1,
61*4882a593Smuzhiyun 	},
62*4882a593Smuzhiyun 	{
63*4882a593Smuzhiyun 		.soc_id = UNIPHIER_PXS3_ID,
64*4882a593Smuzhiyun 		.sparse_ch1_base = 0xc0000000,
65*4882a593Smuzhiyun 		.have_ch2 = 1,
66*4882a593Smuzhiyun 	},
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun UNIPHIER_DEFINE_SOCDATA_FUNC(uniphier_get_memif_data, uniphier_memif_data)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun struct uniphier_dram_map {
71*4882a593Smuzhiyun 	unsigned long base;
72*4882a593Smuzhiyun 	unsigned long size;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
uniphier_memconf_decode(struct uniphier_dram_map * dram_map)75*4882a593Smuzhiyun static int uniphier_memconf_decode(struct uniphier_dram_map *dram_map)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	const struct uniphier_memif_data *data;
78*4882a593Smuzhiyun 	unsigned long size;
79*4882a593Smuzhiyun 	u32 val;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	data = uniphier_get_memif_data();
82*4882a593Smuzhiyun 	if (!data) {
83*4882a593Smuzhiyun 		pr_err("unsupported SoC\n");
84*4882a593Smuzhiyun 		return -EINVAL;
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	val = readl(SG_MEMCONF);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* set up ch0 */
90*4882a593Smuzhiyun 	dram_map[0].base = CONFIG_SYS_SDRAM_BASE;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	switch (val & SG_MEMCONF_CH0_SZ_MASK) {
93*4882a593Smuzhiyun 	case SG_MEMCONF_CH0_SZ_64M:
94*4882a593Smuzhiyun 		size = SZ_64M;
95*4882a593Smuzhiyun 		break;
96*4882a593Smuzhiyun 	case SG_MEMCONF_CH0_SZ_128M:
97*4882a593Smuzhiyun 		size = SZ_128M;
98*4882a593Smuzhiyun 		break;
99*4882a593Smuzhiyun 	case SG_MEMCONF_CH0_SZ_256M:
100*4882a593Smuzhiyun 		size = SZ_256M;
101*4882a593Smuzhiyun 		break;
102*4882a593Smuzhiyun 	case SG_MEMCONF_CH0_SZ_512M:
103*4882a593Smuzhiyun 		size = SZ_512M;
104*4882a593Smuzhiyun 		break;
105*4882a593Smuzhiyun 	case SG_MEMCONF_CH0_SZ_1G:
106*4882a593Smuzhiyun 		size = SZ_1G;
107*4882a593Smuzhiyun 		break;
108*4882a593Smuzhiyun 	default:
109*4882a593Smuzhiyun 		pr_err("error: invalid value is set to MEMCONF ch0 size\n");
110*4882a593Smuzhiyun 		return -EINVAL;
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if ((val & SG_MEMCONF_CH0_NUM_MASK) == SG_MEMCONF_CH0_NUM_2)
114*4882a593Smuzhiyun 		size *= 2;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	dram_map[0].size = size;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* set up ch1 */
119*4882a593Smuzhiyun 	dram_map[1].base = dram_map[0].base + size;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (val & SG_MEMCONF_SPARSEMEM) {
122*4882a593Smuzhiyun 		if (dram_map[1].base > data->sparse_ch1_base) {
123*4882a593Smuzhiyun 			pr_warn("Sparse mem is enabled, but ch0 and ch1 overlap\n");
124*4882a593Smuzhiyun 			pr_warn("Only ch0 is available\n");
125*4882a593Smuzhiyun 			dram_map[1].base = 0;
126*4882a593Smuzhiyun 			return 0;
127*4882a593Smuzhiyun 		}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 		dram_map[1].base = data->sparse_ch1_base;
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	switch (val & SG_MEMCONF_CH1_SZ_MASK) {
133*4882a593Smuzhiyun 	case SG_MEMCONF_CH1_SZ_64M:
134*4882a593Smuzhiyun 		size = SZ_64M;
135*4882a593Smuzhiyun 		break;
136*4882a593Smuzhiyun 	case SG_MEMCONF_CH1_SZ_128M:
137*4882a593Smuzhiyun 		size = SZ_128M;
138*4882a593Smuzhiyun 		break;
139*4882a593Smuzhiyun 	case SG_MEMCONF_CH1_SZ_256M:
140*4882a593Smuzhiyun 		size = SZ_256M;
141*4882a593Smuzhiyun 		break;
142*4882a593Smuzhiyun 	case SG_MEMCONF_CH1_SZ_512M:
143*4882a593Smuzhiyun 		size = SZ_512M;
144*4882a593Smuzhiyun 		break;
145*4882a593Smuzhiyun 	case SG_MEMCONF_CH1_SZ_1G:
146*4882a593Smuzhiyun 		size = SZ_1G;
147*4882a593Smuzhiyun 		break;
148*4882a593Smuzhiyun 	default:
149*4882a593Smuzhiyun 		pr_err("error: invalid value is set to MEMCONF ch1 size\n");
150*4882a593Smuzhiyun 		return -EINVAL;
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	if ((val & SG_MEMCONF_CH1_NUM_MASK) == SG_MEMCONF_CH1_NUM_2)
154*4882a593Smuzhiyun 		size *= 2;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	dram_map[1].size = size;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	if (!data->have_ch2 || val & SG_MEMCONF_CH2_DISABLE)
159*4882a593Smuzhiyun 		return 0;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/* set up ch2 */
162*4882a593Smuzhiyun 	dram_map[2].base = dram_map[1].base + size;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	switch (val & SG_MEMCONF_CH2_SZ_MASK) {
165*4882a593Smuzhiyun 	case SG_MEMCONF_CH2_SZ_64M:
166*4882a593Smuzhiyun 		size = SZ_64M;
167*4882a593Smuzhiyun 		break;
168*4882a593Smuzhiyun 	case SG_MEMCONF_CH2_SZ_128M:
169*4882a593Smuzhiyun 		size = SZ_128M;
170*4882a593Smuzhiyun 		break;
171*4882a593Smuzhiyun 	case SG_MEMCONF_CH2_SZ_256M:
172*4882a593Smuzhiyun 		size = SZ_256M;
173*4882a593Smuzhiyun 		break;
174*4882a593Smuzhiyun 	case SG_MEMCONF_CH2_SZ_512M:
175*4882a593Smuzhiyun 		size = SZ_512M;
176*4882a593Smuzhiyun 		break;
177*4882a593Smuzhiyun 	case SG_MEMCONF_CH2_SZ_1G:
178*4882a593Smuzhiyun 		size = SZ_1G;
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 	default:
181*4882a593Smuzhiyun 		pr_err("error: invalid value is set to MEMCONF ch2 size\n");
182*4882a593Smuzhiyun 		return -EINVAL;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	if ((val & SG_MEMCONF_CH2_NUM_MASK) == SG_MEMCONF_CH2_NUM_2)
186*4882a593Smuzhiyun 		size *= 2;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	dram_map[2].size = size;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	return 0;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
dram_init(void)193*4882a593Smuzhiyun int dram_init(void)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	struct uniphier_dram_map dram_map[3] = {};
196*4882a593Smuzhiyun 	int ret, i;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	gd->ram_size = 0;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	ret = uniphier_memconf_decode(dram_map);
201*4882a593Smuzhiyun 	if (ret)
202*4882a593Smuzhiyun 		return ret;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(dram_map); i++) {
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 		if (!dram_map[i].size)
207*4882a593Smuzhiyun 			break;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 		/*
210*4882a593Smuzhiyun 		 * U-Boot relocates itself to the tail of the memory region,
211*4882a593Smuzhiyun 		 * but it does not expect sparse memory.  We use the first
212*4882a593Smuzhiyun 		 * contiguous chunk here.
213*4882a593Smuzhiyun 		 */
214*4882a593Smuzhiyun 		if (i > 0 && dram_map[i - 1].base + dram_map[i - 1].size <
215*4882a593Smuzhiyun 							dram_map[i].base)
216*4882a593Smuzhiyun 			break;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 		gd->ram_size += dram_map[i].size;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	return 0;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
dram_init_banksize(void)224*4882a593Smuzhiyun int dram_init_banksize(void)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	struct uniphier_dram_map dram_map[3] = {};
227*4882a593Smuzhiyun 	int i;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	uniphier_memconf_decode(dram_map);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(dram_map); i++) {
232*4882a593Smuzhiyun 		if (i >= ARRAY_SIZE(gd->bd->bi_dram))
233*4882a593Smuzhiyun 			break;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 		gd->bd->bi_dram[i].start = dram_map[i].base;
236*4882a593Smuzhiyun 		gd->bd->bi_dram[i].size = dram_map[i].size;
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
243*4882a593Smuzhiyun /*
244*4882a593Smuzhiyun  * The DRAM PHY requires 64 byte scratch area in each DRAM channel
245*4882a593Smuzhiyun  * for its dynamic PHY training feature.
246*4882a593Smuzhiyun  */
ft_board_setup(void * fdt,bd_t * bd)247*4882a593Smuzhiyun int ft_board_setup(void *fdt, bd_t *bd)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	unsigned long rsv_addr;
250*4882a593Smuzhiyun 	const unsigned long rsv_size = 64;
251*4882a593Smuzhiyun 	int i, ret;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (uniphier_get_soc_id() != UNIPHIER_LD20_ID)
254*4882a593Smuzhiyun 		return 0;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(gd->bd->bi_dram); i++) {
257*4882a593Smuzhiyun 		if (!gd->bd->bi_dram[i].size)
258*4882a593Smuzhiyun 			continue;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		rsv_addr = gd->bd->bi_dram[i].start + gd->bd->bi_dram[i].size;
261*4882a593Smuzhiyun 		rsv_addr -= rsv_size;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		ret = fdt_add_mem_rsv(fdt, rsv_addr, rsv_size);
264*4882a593Smuzhiyun 		if (ret)
265*4882a593Smuzhiyun 			return -ENOSPC;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 		printf("   Reserved memory region for DRAM PHY training: addr=%lx size=%lx\n",
268*4882a593Smuzhiyun 		       rsv_addr, rsv_size);
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun #endif
274