1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2011-2014 Panasonic Corporation
3*4882a593Smuzhiyun * Copyright (C) 2015-2016 Socionext Inc.
4*4882a593Smuzhiyun * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/sizes.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "../init.h"
16*4882a593Smuzhiyun #include "ddrphy-init.h"
17*4882a593Smuzhiyun #include "umc-regs.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define DRAM_CH_NR 2
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun enum dram_freq {
22*4882a593Smuzhiyun DRAM_FREQ_1333M,
23*4882a593Smuzhiyun DRAM_FREQ_1600M,
24*4882a593Smuzhiyun DRAM_FREQ_NR,
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun enum dram_size {
28*4882a593Smuzhiyun DRAM_SZ_128M,
29*4882a593Smuzhiyun DRAM_SZ_256M,
30*4882a593Smuzhiyun DRAM_SZ_512M,
31*4882a593Smuzhiyun DRAM_SZ_NR,
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static u32 umc_cmdctla[DRAM_FREQ_NR] = {0x55990b11, 0x66bb0f17};
35*4882a593Smuzhiyun static u32 umc_cmdctla_plus[DRAM_FREQ_NR] = {0x45990b11, 0x46bb0f17};
36*4882a593Smuzhiyun static u32 umc_cmdctlb[DRAM_FREQ_NR] = {0x16958944, 0x18c6ab44};
37*4882a593Smuzhiyun static u32 umc_cmdctlb_plus[DRAM_FREQ_NR] = {0x16958924, 0x18c6ab24};
38*4882a593Smuzhiyun static u32 umc_spcctla[DRAM_FREQ_NR][DRAM_SZ_NR] = {
39*4882a593Smuzhiyun {0x00240512, 0x00350512, 0x00000000}, /* no data for 1333MHz,128MB */
40*4882a593Smuzhiyun {0x002b0617, 0x003f0617, 0x00670617},
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun static u32 umc_spcctlb[DRAM_FREQ_NR] = {0x00ff0006, 0x00ff0008};
43*4882a593Smuzhiyun static u32 umc_rdatactl[DRAM_FREQ_NR] = {0x000a00ac, 0x000c00ac};
44*4882a593Smuzhiyun
umc_get_rank(int ch)45*4882a593Smuzhiyun static int umc_get_rank(int ch)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun return ch; /* ch0: rank0, ch1: rank1 for this SoC */
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
umc_start_ssif(void __iomem * ssif_base)50*4882a593Smuzhiyun static void umc_start_ssif(void __iomem *ssif_base)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun writel(0x00000000, ssif_base + 0x0000b004);
53*4882a593Smuzhiyun writel(0xffffffff, ssif_base + 0x0000c004);
54*4882a593Smuzhiyun writel(0x000fffcf, ssif_base + 0x0000c008);
55*4882a593Smuzhiyun writel(0x00000001, ssif_base + 0x0000b000);
56*4882a593Smuzhiyun writel(0x00000001, ssif_base + 0x0000c000);
57*4882a593Smuzhiyun writel(0x03010101, ssif_base + UMC_MDMCHSEL);
58*4882a593Smuzhiyun writel(0x03010100, ssif_base + UMC_DMDCHSEL);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_FETCH);
61*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMQUE0);
62*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMWC0);
63*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMRC0);
64*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMQUE1);
65*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMWC1);
66*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMRC1);
67*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_WC);
68*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_RC);
69*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_DST);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_CPURST);
72*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_IDSRST);
73*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_IXMRST);
74*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_MDMRST);
75*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_MDDRST);
76*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_SIORST);
77*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_VIORST);
78*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_FRCRST);
79*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_RGLRST);
80*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_AIORST);
81*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_DMDRST);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
umc_dramcont_init(void __iomem * dc_base,void __iomem * ca_base,int freq,unsigned long size,bool ddr3plus)84*4882a593Smuzhiyun static int umc_dramcont_init(void __iomem *dc_base, void __iomem *ca_base,
85*4882a593Smuzhiyun int freq, unsigned long size, bool ddr3plus)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun enum dram_freq freq_e;
88*4882a593Smuzhiyun enum dram_size size_e;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun switch (freq) {
91*4882a593Smuzhiyun case 1333:
92*4882a593Smuzhiyun freq_e = DRAM_FREQ_1333M;
93*4882a593Smuzhiyun break;
94*4882a593Smuzhiyun case 1600:
95*4882a593Smuzhiyun freq_e = DRAM_FREQ_1600M;
96*4882a593Smuzhiyun break;
97*4882a593Smuzhiyun default:
98*4882a593Smuzhiyun pr_err("unsupported DRAM frequency %d MHz\n", freq);
99*4882a593Smuzhiyun return -EINVAL;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun switch (size) {
103*4882a593Smuzhiyun case 0:
104*4882a593Smuzhiyun return 0;
105*4882a593Smuzhiyun case SZ_128M:
106*4882a593Smuzhiyun size_e = DRAM_SZ_128M;
107*4882a593Smuzhiyun break;
108*4882a593Smuzhiyun case SZ_256M:
109*4882a593Smuzhiyun size_e = DRAM_SZ_256M;
110*4882a593Smuzhiyun break;
111*4882a593Smuzhiyun case SZ_512M:
112*4882a593Smuzhiyun size_e = DRAM_SZ_512M;
113*4882a593Smuzhiyun break;
114*4882a593Smuzhiyun default:
115*4882a593Smuzhiyun pr_err("unsupported DRAM size 0x%08lx\n", size);
116*4882a593Smuzhiyun return -EINVAL;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun writel((ddr3plus ? umc_cmdctla_plus : umc_cmdctla)[freq_e],
120*4882a593Smuzhiyun dc_base + UMC_CMDCTLA);
121*4882a593Smuzhiyun writel((ddr3plus ? umc_cmdctlb_plus : umc_cmdctlb)[freq_e],
122*4882a593Smuzhiyun dc_base + UMC_CMDCTLB);
123*4882a593Smuzhiyun writel(umc_spcctla[freq_e][size_e], dc_base + UMC_SPCCTLA);
124*4882a593Smuzhiyun writel(umc_spcctlb[freq_e], dc_base + UMC_SPCCTLB);
125*4882a593Smuzhiyun writel(umc_rdatactl[freq_e], dc_base + UMC_RDATACTL_D0);
126*4882a593Smuzhiyun writel(0x04060806, dc_base + UMC_WDATACTL_D0);
127*4882a593Smuzhiyun writel(0x04a02000, dc_base + UMC_DATASET);
128*4882a593Smuzhiyun writel(0x00000000, ca_base + 0x2300);
129*4882a593Smuzhiyun writel(0x00400020, dc_base + UMC_DCCGCTL);
130*4882a593Smuzhiyun writel(0x00000003, dc_base + 0x7000);
131*4882a593Smuzhiyun writel(0x0000004f, dc_base + 0x8000);
132*4882a593Smuzhiyun writel(0x000000c3, dc_base + 0x8004);
133*4882a593Smuzhiyun writel(0x00000077, dc_base + 0x8008);
134*4882a593Smuzhiyun writel(0x0000003b, dc_base + UMC_DICGCTLA);
135*4882a593Smuzhiyun writel(0x020a0808, dc_base + UMC_DICGCTLB);
136*4882a593Smuzhiyun writel(0x00000004, dc_base + UMC_FLOWCTLG);
137*4882a593Smuzhiyun writel(0x80000201, ca_base + 0xc20);
138*4882a593Smuzhiyun writel(0x0801e01e, dc_base + UMC_FLOWCTLA);
139*4882a593Smuzhiyun writel(0x00200000, dc_base + UMC_FLOWCTLB);
140*4882a593Smuzhiyun writel(0x00004444, dc_base + UMC_FLOWCTLC);
141*4882a593Smuzhiyun writel(0x200a0a00, dc_base + UMC_SPCSETB);
142*4882a593Smuzhiyun writel(0x00000000, dc_base + UMC_SPCSETD);
143*4882a593Smuzhiyun writel(0x00000520, dc_base + UMC_DFICUPDCTLA);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
umc_ch_init(void __iomem * dc_base,void __iomem * ca_base,int freq,unsigned long size,bool ddr3plus,int ch)148*4882a593Smuzhiyun static int umc_ch_init(void __iomem *dc_base, void __iomem *ca_base,
149*4882a593Smuzhiyun int freq, unsigned long size, bool ddr3plus, int ch)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun void __iomem *phy_base = dc_base + 0x00001000;
152*4882a593Smuzhiyun int ret;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun writel(UMC_INITSET_INIT1EN, dc_base + UMC_INITSET);
155*4882a593Smuzhiyun while (readl(dc_base + UMC_INITSTAT) & UMC_INITSTAT_INIT1ST)
156*4882a593Smuzhiyun cpu_relax();
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun writel(0x00000101, dc_base + UMC_DIOCTLA);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun ret = uniphier_ld4_ddrphy_init(phy_base, freq, ddr3plus);
161*4882a593Smuzhiyun if (ret)
162*4882a593Smuzhiyun return ret;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun ddrphy_prepare_training(phy_base, umc_get_rank(ch));
165*4882a593Smuzhiyun ret = ddrphy_training(phy_base);
166*4882a593Smuzhiyun if (ret)
167*4882a593Smuzhiyun return ret;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun return umc_dramcont_init(dc_base, ca_base, freq, size, ddr3plus);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
uniphier_sld8_umc_init(const struct uniphier_board_data * bd)172*4882a593Smuzhiyun int uniphier_sld8_umc_init(const struct uniphier_board_data *bd)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun void __iomem *umc_base = (void __iomem *)0x5b800000;
175*4882a593Smuzhiyun void __iomem *ca_base = umc_base + 0x00001000;
176*4882a593Smuzhiyun void __iomem *dc_base = umc_base + 0x00400000;
177*4882a593Smuzhiyun void __iomem *ssif_base = umc_base;
178*4882a593Smuzhiyun int ch, ret;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun for (ch = 0; ch < DRAM_CH_NR; ch++) {
181*4882a593Smuzhiyun ret = umc_ch_init(dc_base, ca_base, bd->dram_freq,
182*4882a593Smuzhiyun bd->dram_ch[ch].size,
183*4882a593Smuzhiyun !!(bd->flags & UNIPHIER_BD_DDR3PLUS), ch);
184*4882a593Smuzhiyun if (ret) {
185*4882a593Smuzhiyun pr_err("failed to initialize UMC ch%d\n", ch);
186*4882a593Smuzhiyun return ret;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun ca_base += 0x00001000;
190*4882a593Smuzhiyun dc_base += 0x00200000;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun umc_start_ssif(ssif_base);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun }
197