1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2011-2014 Panasonic Corporation
3*4882a593Smuzhiyun * Copyright (C) 2015-2016 Socionext Inc.
4*4882a593Smuzhiyun * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/sizes.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "../init.h"
16*4882a593Smuzhiyun #include "ddrphy-init.h"
17*4882a593Smuzhiyun #include "umc-regs.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define DRAM_CH_NR 2
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun enum dram_size {
22*4882a593Smuzhiyun DRAM_SZ_128M,
23*4882a593Smuzhiyun DRAM_SZ_256M,
24*4882a593Smuzhiyun DRAM_SZ_512M,
25*4882a593Smuzhiyun DRAM_SZ_NR,
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static u32 umc_spcctla[DRAM_SZ_NR] = {0x002b0617, 0x003f0617, 0x00770617};
29*4882a593Smuzhiyun
umc_start_ssif(void __iomem * ssif_base)30*4882a593Smuzhiyun static void umc_start_ssif(void __iomem *ssif_base)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun writel(0x00000000, ssif_base + 0x0000b004);
33*4882a593Smuzhiyun writel(0xffffffff, ssif_base + 0x0000c004);
34*4882a593Smuzhiyun writel(0x000fffcf, ssif_base + 0x0000c008);
35*4882a593Smuzhiyun writel(0x00000001, ssif_base + 0x0000b000);
36*4882a593Smuzhiyun writel(0x00000001, ssif_base + 0x0000c000);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun writel(0x03010100, ssif_base + UMC_HDMCHSEL);
39*4882a593Smuzhiyun writel(0x03010101, ssif_base + UMC_MDMCHSEL);
40*4882a593Smuzhiyun writel(0x03010100, ssif_base + UMC_DVCCHSEL);
41*4882a593Smuzhiyun writel(0x03010100, ssif_base + UMC_DMDCHSEL);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_FETCH);
44*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMQUE0);
45*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMWC0);
46*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMRC0);
47*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMQUE1);
48*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMWC1);
49*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMRC1);
50*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_WC);
51*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_RC);
52*4882a593Smuzhiyun writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_DST);
53*4882a593Smuzhiyun writel(0x00000000, ssif_base + 0x0000c044); /* DCGIV_SSIF_REG */
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_CPURST);
56*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_IDSRST);
57*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_IXMRST);
58*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_HDMRST);
59*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_MDMRST);
60*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_HDDRST);
61*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_MDDRST);
62*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_SIORST);
63*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_GIORST);
64*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_HD2RST);
65*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_VIORST);
66*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_DVCRST);
67*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_RGLRST);
68*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_VPERST);
69*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_AIORST);
70*4882a593Smuzhiyun writel(0x00000001, ssif_base + UMC_DMDRST);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
umc_dramcont_init(void __iomem * dc_base,void __iomem * ca_base,int freq,unsigned long size,bool ddr3plus)73*4882a593Smuzhiyun static int umc_dramcont_init(void __iomem *dc_base, void __iomem *ca_base,
74*4882a593Smuzhiyun int freq, unsigned long size, bool ddr3plus)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun enum dram_size size_e;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (freq != 1600) {
79*4882a593Smuzhiyun pr_err("Unsupported DDR frequency %d MHz\n", freq);
80*4882a593Smuzhiyun return -EINVAL;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun if (ddr3plus) {
84*4882a593Smuzhiyun pr_err("DDR3+ is not supported\n");
85*4882a593Smuzhiyun return -EINVAL;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun switch (size) {
89*4882a593Smuzhiyun case SZ_128M:
90*4882a593Smuzhiyun size_e = DRAM_SZ_128M;
91*4882a593Smuzhiyun break;
92*4882a593Smuzhiyun case SZ_256M:
93*4882a593Smuzhiyun size_e = DRAM_SZ_256M;
94*4882a593Smuzhiyun break;
95*4882a593Smuzhiyun case SZ_512M:
96*4882a593Smuzhiyun size_e = DRAM_SZ_512M;
97*4882a593Smuzhiyun break;
98*4882a593Smuzhiyun default:
99*4882a593Smuzhiyun pr_err("unsupported DRAM size 0x%08lx (per 16bit)\n", size);
100*4882a593Smuzhiyun return -EINVAL;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun writel(0x66bb0f17, dc_base + UMC_CMDCTLA);
104*4882a593Smuzhiyun writel(0x18c6aa44, dc_base + UMC_CMDCTLB);
105*4882a593Smuzhiyun writel(umc_spcctla[size_e], dc_base + UMC_SPCCTLA);
106*4882a593Smuzhiyun writel(0x00ff0008, dc_base + UMC_SPCCTLB);
107*4882a593Smuzhiyun writel(0x000c00ae, dc_base + UMC_RDATACTL_D0);
108*4882a593Smuzhiyun writel(0x000c00ae, dc_base + UMC_RDATACTL_D1);
109*4882a593Smuzhiyun writel(0x04060802, dc_base + UMC_WDATACTL_D0);
110*4882a593Smuzhiyun writel(0x04060802, dc_base + UMC_WDATACTL_D1);
111*4882a593Smuzhiyun writel(0x04a02000, dc_base + UMC_DATASET);
112*4882a593Smuzhiyun writel(0x00000000, ca_base + 0x2300);
113*4882a593Smuzhiyun writel(0x00400020, dc_base + UMC_DCCGCTL);
114*4882a593Smuzhiyun writel(0x0000000f, dc_base + 0x7000);
115*4882a593Smuzhiyun writel(0x0000000f, dc_base + 0x8000);
116*4882a593Smuzhiyun writel(0x000000c3, dc_base + 0x8004);
117*4882a593Smuzhiyun writel(0x00000071, dc_base + 0x8008);
118*4882a593Smuzhiyun writel(0x00000004, dc_base + UMC_FLOWCTLG);
119*4882a593Smuzhiyun writel(0x00000000, dc_base + 0x0060);
120*4882a593Smuzhiyun writel(0x80000201, ca_base + 0xc20);
121*4882a593Smuzhiyun writel(0x0801e01e, dc_base + UMC_FLOWCTLA);
122*4882a593Smuzhiyun writel(0x00200000, dc_base + UMC_FLOWCTLB);
123*4882a593Smuzhiyun writel(0x00004444, dc_base + UMC_FLOWCTLC);
124*4882a593Smuzhiyun writel(0x200a0a00, dc_base + UMC_SPCSETB);
125*4882a593Smuzhiyun writel(0x00010000, dc_base + UMC_SPCSETD);
126*4882a593Smuzhiyun writel(0x80000020, dc_base + UMC_DFICUPDCTLA);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
umc_ch_init(void __iomem * dc_base,void __iomem * ca_base,int freq,unsigned long size,unsigned int width,bool ddr3plus)131*4882a593Smuzhiyun static int umc_ch_init(void __iomem *dc_base, void __iomem *ca_base,
132*4882a593Smuzhiyun int freq, unsigned long size, unsigned int width,
133*4882a593Smuzhiyun bool ddr3plus)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun void __iomem *phy_base = dc_base + 0x00001000;
136*4882a593Smuzhiyun int nr_phy = width / 16;
137*4882a593Smuzhiyun int phy, ret;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun writel(UMC_INITSET_INIT1EN, dc_base + UMC_INITSET);
140*4882a593Smuzhiyun while (readl(dc_base + UMC_INITSTAT) & UMC_INITSTAT_INIT1ST)
141*4882a593Smuzhiyun cpu_relax();
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun for (phy = 0; phy < nr_phy; phy++) {
144*4882a593Smuzhiyun writel(0x00000100 | ((1 << (phy + 1)) - 1),
145*4882a593Smuzhiyun dc_base + UMC_DIOCTLA);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun ret = uniphier_ld4_ddrphy_init(phy_base, freq, ddr3plus);
148*4882a593Smuzhiyun if (ret)
149*4882a593Smuzhiyun return ret;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun ddrphy_prepare_training(phy_base, phy);
152*4882a593Smuzhiyun ret = ddrphy_training(phy_base);
153*4882a593Smuzhiyun if (ret)
154*4882a593Smuzhiyun return ret;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun phy_base += 0x00001000;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return umc_dramcont_init(dc_base, ca_base, freq, size / (width / 16),
160*4882a593Smuzhiyun ddr3plus);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
uniphier_pro4_umc_init(const struct uniphier_board_data * bd)163*4882a593Smuzhiyun int uniphier_pro4_umc_init(const struct uniphier_board_data *bd)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun void __iomem *umc_base = (void __iomem *)0x5b800000;
166*4882a593Smuzhiyun void __iomem *ca_base = umc_base + 0x00001000;
167*4882a593Smuzhiyun void __iomem *dc_base = umc_base + 0x00400000;
168*4882a593Smuzhiyun void __iomem *ssif_base = umc_base;
169*4882a593Smuzhiyun int ch, ret;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun for (ch = 0; ch < DRAM_CH_NR; ch++) {
172*4882a593Smuzhiyun ret = umc_ch_init(dc_base, ca_base, bd->dram_freq,
173*4882a593Smuzhiyun bd->dram_ch[ch].size,
174*4882a593Smuzhiyun bd->dram_ch[ch].width,
175*4882a593Smuzhiyun !!(bd->flags & UNIPHIER_BD_DDR3PLUS));
176*4882a593Smuzhiyun if (ret) {
177*4882a593Smuzhiyun pr_err("failed to initialize UMC ch%d\n", ch);
178*4882a593Smuzhiyun return ret;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun ca_base += 0x00001000;
182*4882a593Smuzhiyun dc_base += 0x00200000;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun umc_start_ssif(ssif_base);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189