1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2014 Panasonic Corporation
3*4882a593Smuzhiyun * Copyright (C) 2015-2017 Socionext Inc.
4*4882a593Smuzhiyun * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/sizes.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "../soc-info.h"
14*4882a593Smuzhiyun #include "ddrphy-regs.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* Select either decimal or hexadecimal */
17*4882a593Smuzhiyun #if 1
18*4882a593Smuzhiyun #define PRINTF_FORMAT "%2d"
19*4882a593Smuzhiyun #else
20*4882a593Smuzhiyun #define PRINTF_FORMAT "%02x"
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun /* field separator */
23*4882a593Smuzhiyun #define FS " "
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define ptr_to_uint(p) ((unsigned int)(unsigned long)(p))
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define UNIPHIER_MAX_NR_DDRPHY 4
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct uniphier_ddrphy_param {
30*4882a593Smuzhiyun unsigned int soc_id;
31*4882a593Smuzhiyun unsigned int nr_phy;
32*4882a593Smuzhiyun struct {
33*4882a593Smuzhiyun resource_size_t base;
34*4882a593Smuzhiyun unsigned int nr_dx;
35*4882a593Smuzhiyun } phy[UNIPHIER_MAX_NR_DDRPHY];
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static const struct uniphier_ddrphy_param uniphier_ddrphy_param[] = {
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun .soc_id = UNIPHIER_LD4_ID,
41*4882a593Smuzhiyun .nr_phy = 2,
42*4882a593Smuzhiyun .phy = {
43*4882a593Smuzhiyun { .base = 0x5bc01000, .nr_dx = 2, },
44*4882a593Smuzhiyun { .base = 0x5be01000, .nr_dx = 2, },
45*4882a593Smuzhiyun },
46*4882a593Smuzhiyun },
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun .soc_id = UNIPHIER_PRO4_ID,
49*4882a593Smuzhiyun .nr_phy = 4,
50*4882a593Smuzhiyun .phy = {
51*4882a593Smuzhiyun { .base = 0x5bc01000, .nr_dx = 2, },
52*4882a593Smuzhiyun { .base = 0x5bc02000, .nr_dx = 2, },
53*4882a593Smuzhiyun { .base = 0x5be01000, .nr_dx = 2, },
54*4882a593Smuzhiyun { .base = 0x5be02000, .nr_dx = 2, },
55*4882a593Smuzhiyun },
56*4882a593Smuzhiyun },
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun .soc_id = UNIPHIER_SLD8_ID,
59*4882a593Smuzhiyun .nr_phy = 2,
60*4882a593Smuzhiyun .phy = {
61*4882a593Smuzhiyun { .base = 0x5bc01000, .nr_dx = 2, },
62*4882a593Smuzhiyun { .base = 0x5be01000, .nr_dx = 2, },
63*4882a593Smuzhiyun },
64*4882a593Smuzhiyun },
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun .soc_id = UNIPHIER_LD11_ID,
67*4882a593Smuzhiyun .nr_phy = 1,
68*4882a593Smuzhiyun .phy = {
69*4882a593Smuzhiyun { .base = 0x5bc01000, .nr_dx = 4, },
70*4882a593Smuzhiyun },
71*4882a593Smuzhiyun },
72*4882a593Smuzhiyun };
UNIPHIER_DEFINE_SOCDATA_FUNC(uniphier_get_ddrphy_param,uniphier_ddrphy_param)73*4882a593Smuzhiyun UNIPHIER_DEFINE_SOCDATA_FUNC(uniphier_get_ddrphy_param, uniphier_ddrphy_param)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static void print_bdl(void __iomem *reg, int n)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun u32 val = readl(reg);
78*4882a593Smuzhiyun int i;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun for (i = 0; i < n; i++)
81*4882a593Smuzhiyun printf(FS PRINTF_FORMAT, (val >> i * 6) & 0x3f);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
dump_loop(const struct uniphier_ddrphy_param * param,void (* callback)(void __iomem *))84*4882a593Smuzhiyun static void dump_loop(const struct uniphier_ddrphy_param *param,
85*4882a593Smuzhiyun void (*callback)(void __iomem *))
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun void __iomem *phy_base, *dx_base;
88*4882a593Smuzhiyun int phy, dx;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun for (phy = 0; phy < param->nr_phy; phy++) {
91*4882a593Smuzhiyun phy_base = ioremap(param->phy[phy].base, SZ_4K);
92*4882a593Smuzhiyun dx_base = phy_base + PHY_DX_BASE;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun for (dx = 0; dx < param->phy[phy].nr_dx; dx++) {
95*4882a593Smuzhiyun printf("PHY%dDX%d:", phy, dx);
96*4882a593Smuzhiyun (*callback)(dx_base);
97*4882a593Smuzhiyun dx_base += PHY_DX_STRIDE;
98*4882a593Smuzhiyun printf("\n");
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun iounmap(phy_base);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
__wbdl_dump(void __iomem * dx_base)105*4882a593Smuzhiyun static void __wbdl_dump(void __iomem *dx_base)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun print_bdl(dx_base + PHY_DX_BDLR0, 5);
108*4882a593Smuzhiyun print_bdl(dx_base + PHY_DX_BDLR1, 5);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun printf(FS "(+" PRINTF_FORMAT ")",
111*4882a593Smuzhiyun readl(dx_base + PHY_DX_LCDLR1) & 0xff);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
wbdl_dump(const struct uniphier_ddrphy_param * param)114*4882a593Smuzhiyun static void wbdl_dump(const struct uniphier_ddrphy_param *param)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun printf("\n--- Write Bit Delay Line ---\n");
117*4882a593Smuzhiyun printf(" DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DM DQS (WDQD)\n");
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun dump_loop(param, &__wbdl_dump);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
__rbdl_dump(void __iomem * dx_base)122*4882a593Smuzhiyun static void __rbdl_dump(void __iomem *dx_base)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun print_bdl(dx_base + PHY_DX_BDLR3, 5);
125*4882a593Smuzhiyun print_bdl(dx_base + PHY_DX_BDLR4, 4);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun printf(FS "(+" PRINTF_FORMAT ")",
128*4882a593Smuzhiyun (readl(dx_base + PHY_DX_LCDLR1) >> 8) & 0xff);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
rbdl_dump(const struct uniphier_ddrphy_param * param)131*4882a593Smuzhiyun static void rbdl_dump(const struct uniphier_ddrphy_param *param)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun printf("\n--- Read Bit Delay Line ---\n");
134*4882a593Smuzhiyun printf(" DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DM (RDQSD)\n");
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun dump_loop(param, &__rbdl_dump);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
__wld_dump(void __iomem * dx_base)139*4882a593Smuzhiyun static void __wld_dump(void __iomem *dx_base)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun int rank;
142*4882a593Smuzhiyun u32 lcdlr0 = readl(dx_base + PHY_DX_LCDLR0);
143*4882a593Smuzhiyun u32 gtr = readl(dx_base + PHY_DX_GTR);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun for (rank = 0; rank < 4; rank++) {
146*4882a593Smuzhiyun u32 wld = (lcdlr0 >> (8 * rank)) & 0xff; /* Delay */
147*4882a593Smuzhiyun u32 wlsl = (gtr >> (12 + 2 * rank)) & 0x3; /* System Latency */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun printf(FS PRINTF_FORMAT "%sT", wld,
150*4882a593Smuzhiyun wlsl == 0 ? "-1" : wlsl == 1 ? "+0" : "+1");
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
wld_dump(const struct uniphier_ddrphy_param * param)154*4882a593Smuzhiyun static void wld_dump(const struct uniphier_ddrphy_param *param)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun printf("\n--- Write Leveling Delay ---\n");
157*4882a593Smuzhiyun printf(" Rank0 Rank1 Rank2 Rank3\n");
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun dump_loop(param, &__wld_dump);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
__dqsgd_dump(void __iomem * dx_base)162*4882a593Smuzhiyun static void __dqsgd_dump(void __iomem *dx_base)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun int rank;
165*4882a593Smuzhiyun u32 lcdlr2 = readl(dx_base + PHY_DX_LCDLR2);
166*4882a593Smuzhiyun u32 gtr = readl(dx_base + PHY_DX_GTR);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun for (rank = 0; rank < 4; rank++) {
169*4882a593Smuzhiyun u32 dqsgd = (lcdlr2 >> (8 * rank)) & 0xff; /* Delay */
170*4882a593Smuzhiyun u32 dgsl = (gtr >> (3 * rank)) & 0x7; /* System Latency */
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun printf(FS PRINTF_FORMAT "+%dT", dqsgd, dgsl);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
dqsgd_dump(const struct uniphier_ddrphy_param * param)176*4882a593Smuzhiyun static void dqsgd_dump(const struct uniphier_ddrphy_param *param)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun printf("\n--- DQS Gating Delay ---\n");
179*4882a593Smuzhiyun printf(" Rank0 Rank1 Rank2 Rank3\n");
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun dump_loop(param, &__dqsgd_dump);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
__mdl_dump(void __iomem * dx_base)184*4882a593Smuzhiyun static void __mdl_dump(void __iomem *dx_base)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun int i;
187*4882a593Smuzhiyun u32 mdl = readl(dx_base + PHY_DX_MDLR);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun for (i = 0; i < 3; i++)
190*4882a593Smuzhiyun printf(FS PRINTF_FORMAT, (mdl >> (8 * i)) & 0xff);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
mdl_dump(const struct uniphier_ddrphy_param * param)193*4882a593Smuzhiyun static void mdl_dump(const struct uniphier_ddrphy_param *param)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun printf("\n--- Master Delay Line ---\n");
196*4882a593Smuzhiyun printf(" IPRD TPRD MDLD\n");
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun dump_loop(param, &__mdl_dump);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun #define REG_DUMP(x) \
202*4882a593Smuzhiyun { int ofst = PHY_ ## x; void __iomem *reg = phy_base + ofst; \
203*4882a593Smuzhiyun printf("%3d: %-10s: %08x : %08x\n", \
204*4882a593Smuzhiyun ofst >> PHY_REG_SHIFT, #x, \
205*4882a593Smuzhiyun ptr_to_uint(reg), readl(reg)); }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #define DX_REG_DUMP(dx, x) \
208*4882a593Smuzhiyun { int ofst = PHY_DX_BASE + PHY_DX_STRIDE * (dx) + \
209*4882a593Smuzhiyun PHY_DX_## x; \
210*4882a593Smuzhiyun void __iomem *reg = phy_base + ofst; \
211*4882a593Smuzhiyun printf("%3d: DX%d%-7s: %08x : %08x\n", \
212*4882a593Smuzhiyun ofst >> PHY_REG_SHIFT, (dx), #x, \
213*4882a593Smuzhiyun ptr_to_uint(reg), readl(reg)); }
214*4882a593Smuzhiyun
reg_dump(const struct uniphier_ddrphy_param * param)215*4882a593Smuzhiyun static void reg_dump(const struct uniphier_ddrphy_param *param)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun void __iomem *phy_base;
218*4882a593Smuzhiyun int phy, dx;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun printf("\n--- DDR PHY registers ---\n");
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun for (phy = 0; phy < param->nr_phy; phy++) {
223*4882a593Smuzhiyun phy_base = ioremap(param->phy[phy].base, SZ_4K);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun printf("== PHY%d (base: %08x) ==\n",
226*4882a593Smuzhiyun phy, ptr_to_uint(phy_base));
227*4882a593Smuzhiyun printf(" No: Name : Address : Data\n");
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun REG_DUMP(RIDR);
230*4882a593Smuzhiyun REG_DUMP(PIR);
231*4882a593Smuzhiyun REG_DUMP(PGCR0);
232*4882a593Smuzhiyun REG_DUMP(PGCR1);
233*4882a593Smuzhiyun REG_DUMP(PGSR0);
234*4882a593Smuzhiyun REG_DUMP(PGSR1);
235*4882a593Smuzhiyun REG_DUMP(PLLCR);
236*4882a593Smuzhiyun REG_DUMP(PTR0);
237*4882a593Smuzhiyun REG_DUMP(PTR1);
238*4882a593Smuzhiyun REG_DUMP(PTR2);
239*4882a593Smuzhiyun REG_DUMP(PTR3);
240*4882a593Smuzhiyun REG_DUMP(PTR4);
241*4882a593Smuzhiyun REG_DUMP(ACMDLR);
242*4882a593Smuzhiyun REG_DUMP(ACBDLR);
243*4882a593Smuzhiyun REG_DUMP(DXCCR);
244*4882a593Smuzhiyun REG_DUMP(DSGCR);
245*4882a593Smuzhiyun REG_DUMP(DCR);
246*4882a593Smuzhiyun REG_DUMP(DTPR0);
247*4882a593Smuzhiyun REG_DUMP(DTPR1);
248*4882a593Smuzhiyun REG_DUMP(DTPR2);
249*4882a593Smuzhiyun REG_DUMP(MR0);
250*4882a593Smuzhiyun REG_DUMP(MR1);
251*4882a593Smuzhiyun REG_DUMP(MR2);
252*4882a593Smuzhiyun REG_DUMP(MR3);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun for (dx = 0; dx < param->phy[phy].nr_dx; dx++) {
255*4882a593Smuzhiyun DX_REG_DUMP(dx, GCR);
256*4882a593Smuzhiyun DX_REG_DUMP(dx, GTR);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun iounmap(phy_base);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
do_ddr(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])263*4882a593Smuzhiyun static int do_ddr(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun const struct uniphier_ddrphy_param *param;
266*4882a593Smuzhiyun char *cmd;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun param = uniphier_get_ddrphy_param();
269*4882a593Smuzhiyun if (!param) {
270*4882a593Smuzhiyun printf("unsupported SoC\n");
271*4882a593Smuzhiyun return CMD_RET_FAILURE;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (argc == 1)
275*4882a593Smuzhiyun cmd = "all";
276*4882a593Smuzhiyun else
277*4882a593Smuzhiyun cmd = argv[1];
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (!strcmp(cmd, "wbdl") || !strcmp(cmd, "all"))
280*4882a593Smuzhiyun wbdl_dump(param);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (!strcmp(cmd, "rbdl") || !strcmp(cmd, "all"))
283*4882a593Smuzhiyun rbdl_dump(param);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (!strcmp(cmd, "wld") || !strcmp(cmd, "all"))
286*4882a593Smuzhiyun wld_dump(param);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (!strcmp(cmd, "dqsgd") || !strcmp(cmd, "all"))
289*4882a593Smuzhiyun dqsgd_dump(param);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (!strcmp(cmd, "mdl") || !strcmp(cmd, "all"))
292*4882a593Smuzhiyun mdl_dump(param);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (!strcmp(cmd, "reg") || !strcmp(cmd, "all"))
295*4882a593Smuzhiyun reg_dump(param);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return CMD_RET_SUCCESS;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun U_BOOT_CMD(
301*4882a593Smuzhiyun ddr, 2, 1, do_ddr,
302*4882a593Smuzhiyun "UniPhier DDR PHY parameters dumper",
303*4882a593Smuzhiyun "- dump all of the following\n"
304*4882a593Smuzhiyun "ddr wbdl - dump Write Bit Delay\n"
305*4882a593Smuzhiyun "ddr rbdl - dump Read Bit Delay\n"
306*4882a593Smuzhiyun "ddr wld - dump Write Leveling\n"
307*4882a593Smuzhiyun "ddr dqsgd - dump DQS Gating Delay\n"
308*4882a593Smuzhiyun "ddr mdl - dump Master Delay Line\n"
309*4882a593Smuzhiyun "ddr reg - dump registers\n"
310*4882a593Smuzhiyun );
311