xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-uniphier/dram/cmd_ddrmphy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015-2017 Socionext Inc.
3*4882a593Smuzhiyun  *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/sizes.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "../soc-info.h"
13*4882a593Smuzhiyun #include "ddrmphy-regs.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* Select either decimal or hexadecimal */
16*4882a593Smuzhiyun #if 1
17*4882a593Smuzhiyun #define PRINTF_FORMAT "%2d"
18*4882a593Smuzhiyun #else
19*4882a593Smuzhiyun #define PRINTF_FORMAT "%02x"
20*4882a593Smuzhiyun #endif
21*4882a593Smuzhiyun /* field separator */
22*4882a593Smuzhiyun #define FS "   "
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define ptr_to_uint(p)	((unsigned int)(unsigned long)(p))
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define UNIPHIER_MAX_NR_DDRMPHY		3
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun struct uniphier_ddrmphy_param {
29*4882a593Smuzhiyun 	unsigned int soc_id;
30*4882a593Smuzhiyun 	unsigned int nr_phy;
31*4882a593Smuzhiyun 	struct {
32*4882a593Smuzhiyun 		resource_size_t base;
33*4882a593Smuzhiyun 		unsigned int nr_zq;
34*4882a593Smuzhiyun 		unsigned int nr_dx;
35*4882a593Smuzhiyun 	} phy[UNIPHIER_MAX_NR_DDRMPHY];
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static const struct uniphier_ddrmphy_param uniphier_ddrmphy_param[] = {
39*4882a593Smuzhiyun 	{
40*4882a593Smuzhiyun 		.soc_id = UNIPHIER_PXS2_ID,
41*4882a593Smuzhiyun 		.nr_phy = 3,
42*4882a593Smuzhiyun 		.phy = {
43*4882a593Smuzhiyun 			{ .base = 0x5b830000, .nr_zq = 3, .nr_dx = 4, },
44*4882a593Smuzhiyun 			{ .base = 0x5ba30000, .nr_zq = 3, .nr_dx = 4, },
45*4882a593Smuzhiyun 			{ .base = 0x5bc30000, .nr_zq = 2, .nr_dx = 2, },
46*4882a593Smuzhiyun 		},
47*4882a593Smuzhiyun 	},
48*4882a593Smuzhiyun 	{
49*4882a593Smuzhiyun 		.soc_id = UNIPHIER_LD6B_ID,
50*4882a593Smuzhiyun 		.nr_phy = 3,
51*4882a593Smuzhiyun 		.phy = {
52*4882a593Smuzhiyun 			{ .base = 0x5b830000, .nr_zq = 3, .nr_dx = 4, },
53*4882a593Smuzhiyun 			{ .base = 0x5ba30000, .nr_zq = 3, .nr_dx = 4, },
54*4882a593Smuzhiyun 			{ .base = 0x5bc30000, .nr_zq = 2, .nr_dx = 2, },
55*4882a593Smuzhiyun 		},
56*4882a593Smuzhiyun 	},
57*4882a593Smuzhiyun };
UNIPHIER_DEFINE_SOCDATA_FUNC(uniphier_get_ddrmphy_param,uniphier_ddrmphy_param)58*4882a593Smuzhiyun UNIPHIER_DEFINE_SOCDATA_FUNC(uniphier_get_ddrmphy_param, uniphier_ddrmphy_param)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static void print_bdl(void __iomem *reg, int n)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	u32 val = readl(reg);
63*4882a593Smuzhiyun 	int i;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	for (i = 0; i < n; i++)
66*4882a593Smuzhiyun 		printf(FS PRINTF_FORMAT, (val >> i * 8) & 0x1f);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
dump_loop(const struct uniphier_ddrmphy_param * param,void (* callback)(void __iomem *))69*4882a593Smuzhiyun static void dump_loop(const struct uniphier_ddrmphy_param *param,
70*4882a593Smuzhiyun 		      void (*callback)(void __iomem *))
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	void __iomem *phy_base, *dx_base;
73*4882a593Smuzhiyun 	int phy, dx;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	for (phy = 0; phy < param->nr_phy; phy++) {
76*4882a593Smuzhiyun 		phy_base = ioremap(param->phy[phy].base, SZ_4K);
77*4882a593Smuzhiyun 		dx_base = phy_base + MPHY_DX_BASE;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 		for (dx = 0; dx < param->phy[phy].nr_dx; dx++) {
80*4882a593Smuzhiyun 			printf("PHY%dDX%d:", phy, dx);
81*4882a593Smuzhiyun 			(*callback)(dx_base);
82*4882a593Smuzhiyun 			dx_base += MPHY_DX_STRIDE;
83*4882a593Smuzhiyun 			printf("\n");
84*4882a593Smuzhiyun 		}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 		iounmap(phy_base);
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
zq_dump(const struct uniphier_ddrmphy_param * param)90*4882a593Smuzhiyun static void zq_dump(const struct uniphier_ddrmphy_param *param)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	void __iomem *phy_base, *zq_base;
93*4882a593Smuzhiyun 	u32 val;
94*4882a593Smuzhiyun 	int phy, zq, i;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	printf("\n--- Impedance Data ---\n");
97*4882a593Smuzhiyun 	printf("           ZPD  ZPU  OPD  OPU  ZDV  ODV\n");
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	for (phy = 0; phy < param->nr_phy; phy++) {
100*4882a593Smuzhiyun 		phy_base = ioremap(param->phy[phy].base, SZ_4K);
101*4882a593Smuzhiyun 		zq_base = phy_base + MPHY_ZQ_BASE;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 		for (zq = 0; zq < param->phy[phy].nr_zq; zq++) {
104*4882a593Smuzhiyun 			printf("PHY%dZQ%d:", phy, zq);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 			val = readl(zq_base + MPHY_ZQ_DR);
107*4882a593Smuzhiyun 			for (i = 0; i < 4; i++) {
108*4882a593Smuzhiyun 				printf(FS PRINTF_FORMAT, val & 0x7f);
109*4882a593Smuzhiyun 				val >>= 7;
110*4882a593Smuzhiyun 			}
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 			val = readl(zq_base + MPHY_ZQ_PR);
113*4882a593Smuzhiyun 			for (i = 0; i < 2; i++) {
114*4882a593Smuzhiyun 				printf(FS PRINTF_FORMAT, val & 0xf);
115*4882a593Smuzhiyun 				val >>= 4;
116*4882a593Smuzhiyun 			}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 			zq_base += MPHY_ZQ_STRIDE;
119*4882a593Smuzhiyun 			printf("\n");
120*4882a593Smuzhiyun 		}
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 		iounmap(phy_base);
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
__wbdl_dump(void __iomem * dx_base)126*4882a593Smuzhiyun static void __wbdl_dump(void __iomem *dx_base)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	print_bdl(dx_base + MPHY_DX_BDLR0, 4);
129*4882a593Smuzhiyun 	print_bdl(dx_base + MPHY_DX_BDLR1, 4);
130*4882a593Smuzhiyun 	print_bdl(dx_base + MPHY_DX_BDLR2, 2);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	printf(FS "(+" PRINTF_FORMAT ")",
133*4882a593Smuzhiyun 	       readl(dx_base + MPHY_DX_LCDLR1) & 0xff);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
wbdl_dump(const struct uniphier_ddrmphy_param * param)136*4882a593Smuzhiyun static void wbdl_dump(const struct uniphier_ddrmphy_param *param)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	printf("\n--- Write Bit Delay Line ---\n");
139*4882a593Smuzhiyun 	printf("           DQ0  DQ1  DQ2  DQ3  DQ4  DQ5  DQ6  DQ7   DM  DQS  (WDQD)\n");
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	dump_loop(param, &__wbdl_dump);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
__rbdl_dump(void __iomem * dx_base)144*4882a593Smuzhiyun static void __rbdl_dump(void __iomem *dx_base)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	print_bdl(dx_base + MPHY_DX_BDLR3, 4);
147*4882a593Smuzhiyun 	print_bdl(dx_base + MPHY_DX_BDLR4, 4);
148*4882a593Smuzhiyun 	print_bdl(dx_base + MPHY_DX_BDLR5, 1);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	printf(FS "(+" PRINTF_FORMAT ")",
151*4882a593Smuzhiyun 	       (readl(dx_base + MPHY_DX_LCDLR1) >> 8) & 0xff);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	printf(FS "(+" PRINTF_FORMAT ")",
154*4882a593Smuzhiyun 	       (readl(dx_base + MPHY_DX_LCDLR1) >> 16) & 0xff);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
rbdl_dump(const struct uniphier_ddrmphy_param * param)157*4882a593Smuzhiyun static void rbdl_dump(const struct uniphier_ddrmphy_param *param)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	printf("\n--- Read Bit Delay Line ---\n");
160*4882a593Smuzhiyun 	printf("           DQ0  DQ1  DQ2  DQ3  DQ4  DQ5  DQ6  DQ7   DM  (RDQSD) (RDQSND)\n");
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	dump_loop(param, &__rbdl_dump);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
__wld_dump(void __iomem * dx_base)165*4882a593Smuzhiyun static void __wld_dump(void __iomem *dx_base)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	int rank;
168*4882a593Smuzhiyun 	u32 lcdlr0 = readl(dx_base + MPHY_DX_LCDLR0);
169*4882a593Smuzhiyun 	u32 gtr = readl(dx_base + MPHY_DX_GTR);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	for (rank = 0; rank < 4; rank++) {
172*4882a593Smuzhiyun 		u32 wld = (lcdlr0 >> (8 * rank)) & 0xff; /* Delay */
173*4882a593Smuzhiyun 		u32 wlsl = (gtr >> (12 + 2 * rank)) & 0x3; /* System Latency */
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 		printf(FS PRINTF_FORMAT "%sT", wld,
176*4882a593Smuzhiyun 		       wlsl == 0 ? "-1" : wlsl == 1 ? "+0" : "+1");
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
wld_dump(const struct uniphier_ddrmphy_param * param)180*4882a593Smuzhiyun static void wld_dump(const struct uniphier_ddrmphy_param *param)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	printf("\n--- Write Leveling Delay ---\n");
183*4882a593Smuzhiyun 	printf("           Rank0   Rank1   Rank2   Rank3\n");
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	dump_loop(param, &__wld_dump);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
__dqsgd_dump(void __iomem * dx_base)188*4882a593Smuzhiyun static void __dqsgd_dump(void __iomem *dx_base)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	int rank;
191*4882a593Smuzhiyun 	u32 lcdlr2 = readl(dx_base + MPHY_DX_LCDLR2);
192*4882a593Smuzhiyun 	u32 gtr = readl(dx_base + MPHY_DX_GTR);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	for (rank = 0; rank < 4; rank++) {
195*4882a593Smuzhiyun 		u32 dqsgd = (lcdlr2 >> (8 * rank)) & 0xff; /* Delay */
196*4882a593Smuzhiyun 		u32 dgsl = (gtr >> (3 * rank)) & 0x7; /* System Latency */
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 		printf(FS PRINTF_FORMAT "+%dT", dqsgd, dgsl);
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
dqsgd_dump(const struct uniphier_ddrmphy_param * param)202*4882a593Smuzhiyun static void dqsgd_dump(const struct uniphier_ddrmphy_param *param)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	printf("\n--- DQS Gating Delay ---\n");
205*4882a593Smuzhiyun 	printf("           Rank0   Rank1   Rank2   Rank3\n");
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	dump_loop(param, &__dqsgd_dump);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
__mdl_dump(void __iomem * dx_base)210*4882a593Smuzhiyun static void __mdl_dump(void __iomem *dx_base)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	int i;
213*4882a593Smuzhiyun 	u32 mdl = readl(dx_base + MPHY_DX_MDLR);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	for (i = 0; i < 3; i++)
216*4882a593Smuzhiyun 		printf(FS PRINTF_FORMAT, (mdl >> (8 * i)) & 0xff);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
mdl_dump(const struct uniphier_ddrmphy_param * param)219*4882a593Smuzhiyun static void mdl_dump(const struct uniphier_ddrmphy_param *param)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	printf("\n--- Master Delay Line ---\n");
222*4882a593Smuzhiyun 	printf("          IPRD TPRD MDLD\n");
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	dump_loop(param, &__mdl_dump);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define REG_DUMP(x)							\
228*4882a593Smuzhiyun 	{ int ofst = MPHY_ ## x; void __iomem *reg = phy_base + ofst;	\
229*4882a593Smuzhiyun 		printf("%3d: %-10s: %p : %08x\n",			\
230*4882a593Smuzhiyun 		       ofst >> MPHY_SHIFT, #x, reg, readl(reg)); }
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define DX_REG_DUMP(dx, x)						\
233*4882a593Smuzhiyun 	{ int ofst = MPHY_DX_BASE + MPHY_DX_STRIDE * (dx) +		\
234*4882a593Smuzhiyun 			MPHY_DX_## x;					\
235*4882a593Smuzhiyun 		void __iomem *reg = phy_base + ofst;			\
236*4882a593Smuzhiyun 		printf("%3d: DX%d%-7s: %p : %08x\n",			\
237*4882a593Smuzhiyun 		       ofst >> MPHY_SHIFT, (dx), #x, reg, readl(reg)); }
238*4882a593Smuzhiyun 
reg_dump(const struct uniphier_ddrmphy_param * param)239*4882a593Smuzhiyun static void reg_dump(const struct uniphier_ddrmphy_param *param)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	void __iomem *phy_base;
242*4882a593Smuzhiyun 	int phy, dx;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	printf("\n--- DDR Multi PHY registers ---\n");
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	for (phy = 0; phy < param->nr_phy; phy++) {
247*4882a593Smuzhiyun 		phy_base = ioremap(param->phy[phy].base, SZ_4K);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 		printf("== PHY%d (base: %08x) ==\n", phy,
250*4882a593Smuzhiyun 		       ptr_to_uint(phy_base));
251*4882a593Smuzhiyun 		printf(" No: Name      : Address  : Data\n");
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 		REG_DUMP(RIDR);
254*4882a593Smuzhiyun 		REG_DUMP(PIR);
255*4882a593Smuzhiyun 		REG_DUMP(PGCR0);
256*4882a593Smuzhiyun 		REG_DUMP(PGCR1);
257*4882a593Smuzhiyun 		REG_DUMP(PGCR2);
258*4882a593Smuzhiyun 		REG_DUMP(PGCR3);
259*4882a593Smuzhiyun 		REG_DUMP(PGSR0);
260*4882a593Smuzhiyun 		REG_DUMP(PGSR1);
261*4882a593Smuzhiyun 		REG_DUMP(PLLCR);
262*4882a593Smuzhiyun 		REG_DUMP(PTR0);
263*4882a593Smuzhiyun 		REG_DUMP(PTR1);
264*4882a593Smuzhiyun 		REG_DUMP(PTR2);
265*4882a593Smuzhiyun 		REG_DUMP(PTR3);
266*4882a593Smuzhiyun 		REG_DUMP(PTR4);
267*4882a593Smuzhiyun 		REG_DUMP(ACMDLR);
268*4882a593Smuzhiyun 		REG_DUMP(ACBDLR0);
269*4882a593Smuzhiyun 		REG_DUMP(DXCCR);
270*4882a593Smuzhiyun 		REG_DUMP(DSGCR);
271*4882a593Smuzhiyun 		REG_DUMP(DCR);
272*4882a593Smuzhiyun 		REG_DUMP(DTPR0);
273*4882a593Smuzhiyun 		REG_DUMP(DTPR1);
274*4882a593Smuzhiyun 		REG_DUMP(DTPR2);
275*4882a593Smuzhiyun 		REG_DUMP(DTPR3);
276*4882a593Smuzhiyun 		REG_DUMP(MR0);
277*4882a593Smuzhiyun 		REG_DUMP(MR1);
278*4882a593Smuzhiyun 		REG_DUMP(MR2);
279*4882a593Smuzhiyun 		REG_DUMP(MR3);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		for (dx = 0; dx < param->phy[phy].nr_dx; dx++) {
282*4882a593Smuzhiyun 			DX_REG_DUMP(dx, GCR0);
283*4882a593Smuzhiyun 			DX_REG_DUMP(dx, GCR1);
284*4882a593Smuzhiyun 			DX_REG_DUMP(dx, GCR2);
285*4882a593Smuzhiyun 			DX_REG_DUMP(dx, GCR3);
286*4882a593Smuzhiyun 			DX_REG_DUMP(dx, GTR);
287*4882a593Smuzhiyun 		}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 		iounmap(phy_base);
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
do_ddrm(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])293*4882a593Smuzhiyun static int do_ddrm(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	const struct uniphier_ddrmphy_param *param;
296*4882a593Smuzhiyun 	char *cmd;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	param = uniphier_get_ddrmphy_param();
299*4882a593Smuzhiyun 	if (!param) {
300*4882a593Smuzhiyun 		printf("unsupported SoC\n");
301*4882a593Smuzhiyun 		return CMD_RET_FAILURE;
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	if (argc == 1)
305*4882a593Smuzhiyun 		cmd = "all";
306*4882a593Smuzhiyun 	else
307*4882a593Smuzhiyun 		cmd = argv[1];
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	if (!strcmp(cmd, "zq") || !strcmp(cmd, "all"))
310*4882a593Smuzhiyun 		zq_dump(param);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (!strcmp(cmd, "wbdl") || !strcmp(cmd, "all"))
313*4882a593Smuzhiyun 		wbdl_dump(param);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (!strcmp(cmd, "rbdl") || !strcmp(cmd, "all"))
316*4882a593Smuzhiyun 		rbdl_dump(param);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	if (!strcmp(cmd, "wld") || !strcmp(cmd, "all"))
319*4882a593Smuzhiyun 		wld_dump(param);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	if (!strcmp(cmd, "dqsgd") || !strcmp(cmd, "all"))
322*4882a593Smuzhiyun 		dqsgd_dump(param);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (!strcmp(cmd, "mdl") || !strcmp(cmd, "all"))
325*4882a593Smuzhiyun 		mdl_dump(param);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	if (!strcmp(cmd, "reg") || !strcmp(cmd, "all"))
328*4882a593Smuzhiyun 		reg_dump(param);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	return CMD_RET_SUCCESS;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun U_BOOT_CMD(
334*4882a593Smuzhiyun 	ddrm,	2,	1,	do_ddrm,
335*4882a593Smuzhiyun 	"UniPhier DDR Multi PHY parameters dumper",
336*4882a593Smuzhiyun 	"- dump all of the following\n"
337*4882a593Smuzhiyun 	"ddrm zq - dump Impedance Data\n"
338*4882a593Smuzhiyun 	"ddrm wbdl - dump Write Bit Delay\n"
339*4882a593Smuzhiyun 	"ddrm rbdl - dump Read Bit Delay\n"
340*4882a593Smuzhiyun 	"ddrm wld - dump Write Leveling\n"
341*4882a593Smuzhiyun 	"ddrm dqsgd - dump DQS Gating Delay\n"
342*4882a593Smuzhiyun 	"ddrm mdl - dump Master Delay Line\n"
343*4882a593Smuzhiyun 	"ddrm reg - dump registers\n"
344*4882a593Smuzhiyun );
345