xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-uniphier/arm32/cache-uniphier.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2012-2014 Panasonic Corporation
3*4882a593Smuzhiyun  * Copyright (C) 2015-2016 Socionext Inc.
4*4882a593Smuzhiyun  *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <asm/armv7.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "cache-uniphier.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* control registers */
18*4882a593Smuzhiyun #define UNIPHIER_SSCC		0x500c0000	/* Control Register */
19*4882a593Smuzhiyun #define    UNIPHIER_SSCC_BST			(0x1 << 20)	/* UCWG burst read */
20*4882a593Smuzhiyun #define    UNIPHIER_SSCC_ACT			(0x1 << 19)	/* Inst-Data separate */
21*4882a593Smuzhiyun #define    UNIPHIER_SSCC_WTG			(0x1 << 18)	/* WT gathering on */
22*4882a593Smuzhiyun #define    UNIPHIER_SSCC_PRD			(0x1 << 17)	/* enable pre-fetch */
23*4882a593Smuzhiyun #define    UNIPHIER_SSCC_ON			(0x1 <<  0)	/* enable cache */
24*4882a593Smuzhiyun #define UNIPHIER_SSCLPDAWCR	0x500c0030	/* Unified/Data Active Way Control */
25*4882a593Smuzhiyun #define UNIPHIER_SSCLPIAWCR	0x500c0034	/* Instruction Active Way Control */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* revision registers */
28*4882a593Smuzhiyun #define UNIPHIER_SSCID		0x503c0100	/* ID Register */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* operation registers */
31*4882a593Smuzhiyun #define UNIPHIER_SSCOPE		0x506c0244	/* Cache Operation Primitive Entry */
32*4882a593Smuzhiyun #define    UNIPHIER_SSCOPE_CM_INV		0x0	/* invalidate */
33*4882a593Smuzhiyun #define    UNIPHIER_SSCOPE_CM_CLEAN		0x1	/* clean */
34*4882a593Smuzhiyun #define    UNIPHIER_SSCOPE_CM_FLUSH		0x2	/* flush */
35*4882a593Smuzhiyun #define    UNIPHIER_SSCOPE_CM_SYNC		0x8	/* sync (drain bufs) */
36*4882a593Smuzhiyun #define    UNIPHIER_SSCOPE_CM_FLUSH_PREFETCH	0x9	/* flush p-fetch buf */
37*4882a593Smuzhiyun #define UNIPHIER_SSCOQM		0x506c0248
38*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_TID_MASK		(0x3 << 21)
39*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_TID_LRU_DATA		(0x0 << 21)
40*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_TID_LRU_INST		(0x1 << 21)
41*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_TID_WAY		(0x2 << 21)
42*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_S_MASK		(0x3 << 17)
43*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_S_RANGE		(0x0 << 17)
44*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_S_ALL		(0x1 << 17)
45*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_S_WAY		(0x2 << 17)
46*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_CE			(0x1 << 15)	/* notify completion */
47*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_CW			(0x1 << 14)
48*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_CM_MASK		(0x7)
49*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_CM_INV		0x0	/* invalidate */
50*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_CM_CLEAN		0x1	/* clean */
51*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_CM_FLUSH		0x2	/* flush */
52*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_CM_PREFETCH		0x3	/* prefetch to cache */
53*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_CM_PREFETCH_BUF	0x4	/* prefetch to pf-buf */
54*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_CM_TOUCH		0x5	/* touch */
55*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_CM_TOUCH_ZERO	0x6	/* touch to zero */
56*4882a593Smuzhiyun #define    UNIPHIER_SSCOQM_CM_TOUCH_DIRTY	0x7	/* touch with dirty */
57*4882a593Smuzhiyun #define UNIPHIER_SSCOQAD	0x506c024c	/* Cache Operation Queue Address */
58*4882a593Smuzhiyun #define UNIPHIER_SSCOQSZ	0x506c0250	/* Cache Operation Queue Size */
59*4882a593Smuzhiyun #define UNIPHIER_SSCOQMASK	0x506c0254	/* Cache Operation Queue Address Mask */
60*4882a593Smuzhiyun #define UNIPHIER_SSCOQWN	0x506c0258	/* Cache Operation Queue Way Number */
61*4882a593Smuzhiyun #define UNIPHIER_SSCOPPQSEF	0x506c025c	/* Cache Operation Queue Set Complete */
62*4882a593Smuzhiyun #define    UNIPHIER_SSCOPPQSEF_FE		(0x1 << 1)
63*4882a593Smuzhiyun #define    UNIPHIER_SSCOPPQSEF_OE		(0x1 << 0)
64*4882a593Smuzhiyun #define UNIPHIER_SSCOLPQS	0x506c0260	/* Cache Operation Queue Status */
65*4882a593Smuzhiyun #define    UNIPHIER_SSCOLPQS_EF			(0x1 << 2)
66*4882a593Smuzhiyun #define    UNIPHIER_SSCOLPQS_EST		(0x1 << 1)
67*4882a593Smuzhiyun #define    UNIPHIER_SSCOLPQS_QST		(0x1 << 0)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define UNIPHIER_SSC_LINE_SIZE		128
70*4882a593Smuzhiyun #define UNIPHIER_SSC_RANGE_OP_MAX_SIZE	(0x00400000 - (UNIPHIER_SSC_LINE_SIZE))
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define UNIPHIER_SSCOQAD_IS_NEEDED(op) \
73*4882a593Smuzhiyun 		((op & UNIPHIER_SSCOQM_S_MASK) == UNIPHIER_SSCOQM_S_RANGE)
74*4882a593Smuzhiyun #define UNIPHIER_SSCOQWM_IS_NEEDED(op) \
75*4882a593Smuzhiyun 		(((op & UNIPHIER_SSCOQM_S_MASK) == UNIPHIER_SSCOQM_S_WAY) || \
76*4882a593Smuzhiyun 		 ((op & UNIPHIER_SSCOQM_TID_MASK) == UNIPHIER_SSCOQM_TID_WAY))
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* uniphier_cache_sync - perform a sync point for a particular cache level */
uniphier_cache_sync(void)79*4882a593Smuzhiyun static void uniphier_cache_sync(void)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	/* drain internal buffers */
82*4882a593Smuzhiyun 	writel(UNIPHIER_SSCOPE_CM_SYNC, UNIPHIER_SSCOPE);
83*4882a593Smuzhiyun 	/* need a read back to confirm */
84*4882a593Smuzhiyun 	readl(UNIPHIER_SSCOPE);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /**
88*4882a593Smuzhiyun  * uniphier_cache_maint_common - run a queue operation
89*4882a593Smuzhiyun  *
90*4882a593Smuzhiyun  * @start: start address of range operation (don't care for "all" operation)
91*4882a593Smuzhiyun  * @size: data size of range operation (don't care for "all" operation)
92*4882a593Smuzhiyun  * @ways: target ways (don't care for operations other than pre-fetch, touch
93*4882a593Smuzhiyun  * @operation: flags to specify the desired cache operation
94*4882a593Smuzhiyun  */
uniphier_cache_maint_common(u32 start,u32 size,u32 ways,u32 operation)95*4882a593Smuzhiyun static void uniphier_cache_maint_common(u32 start, u32 size, u32 ways,
96*4882a593Smuzhiyun 					u32 operation)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	/* clear the complete notification flag */
99*4882a593Smuzhiyun 	writel(UNIPHIER_SSCOLPQS_EF, UNIPHIER_SSCOLPQS);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	do {
102*4882a593Smuzhiyun 		/* set cache operation */
103*4882a593Smuzhiyun 		writel(UNIPHIER_SSCOQM_CE | operation, UNIPHIER_SSCOQM);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 		/* set address range if needed */
106*4882a593Smuzhiyun 		if (likely(UNIPHIER_SSCOQAD_IS_NEEDED(operation))) {
107*4882a593Smuzhiyun 			writel(start, UNIPHIER_SSCOQAD);
108*4882a593Smuzhiyun 			writel(size, UNIPHIER_SSCOQSZ);
109*4882a593Smuzhiyun 		}
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 		/* set target ways if needed */
112*4882a593Smuzhiyun 		if (unlikely(UNIPHIER_SSCOQWM_IS_NEEDED(operation)))
113*4882a593Smuzhiyun 			writel(ways, UNIPHIER_SSCOQWN);
114*4882a593Smuzhiyun 	} while (unlikely(readl(UNIPHIER_SSCOPPQSEF) &
115*4882a593Smuzhiyun 			  (UNIPHIER_SSCOPPQSEF_FE | UNIPHIER_SSCOPPQSEF_OE)));
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/* wait until the operation is completed */
118*4882a593Smuzhiyun 	while (likely(readl(UNIPHIER_SSCOLPQS) != UNIPHIER_SSCOLPQS_EF))
119*4882a593Smuzhiyun 		cpu_relax();
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
uniphier_cache_maint_all(u32 operation)122*4882a593Smuzhiyun static void uniphier_cache_maint_all(u32 operation)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	uniphier_cache_maint_common(0, 0, 0, UNIPHIER_SSCOQM_S_ALL | operation);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	uniphier_cache_sync();
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
uniphier_cache_maint_range(u32 start,u32 end,u32 ways,u32 operation)129*4882a593Smuzhiyun static void uniphier_cache_maint_range(u32 start, u32 end, u32 ways,
130*4882a593Smuzhiyun 				       u32 operation)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	u32 size;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/*
135*4882a593Smuzhiyun 	 * If the start address is not aligned,
136*4882a593Smuzhiyun 	 * perform a cache operation for the first cache-line
137*4882a593Smuzhiyun 	 */
138*4882a593Smuzhiyun 	start = start & ~(UNIPHIER_SSC_LINE_SIZE - 1);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	size = end - start;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	if (unlikely(size >= (u32)(-UNIPHIER_SSC_LINE_SIZE))) {
143*4882a593Smuzhiyun 		/* this means cache operation for all range */
144*4882a593Smuzhiyun 		uniphier_cache_maint_all(operation);
145*4882a593Smuzhiyun 		return;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/*
149*4882a593Smuzhiyun 	 * If the end address is not aligned,
150*4882a593Smuzhiyun 	 * perform a cache operation for the last cache-line
151*4882a593Smuzhiyun 	 */
152*4882a593Smuzhiyun 	size = ALIGN(size, UNIPHIER_SSC_LINE_SIZE);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	while (size) {
155*4882a593Smuzhiyun 		u32 chunk_size = min_t(u32, size, UNIPHIER_SSC_RANGE_OP_MAX_SIZE);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 		uniphier_cache_maint_common(start, chunk_size, ways,
158*4882a593Smuzhiyun 					    UNIPHIER_SSCOQM_S_RANGE | operation);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 		start += chunk_size;
161*4882a593Smuzhiyun 		size -= chunk_size;
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	uniphier_cache_sync();
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
uniphier_cache_prefetch_range(u32 start,u32 end,u32 ways)167*4882a593Smuzhiyun void uniphier_cache_prefetch_range(u32 start, u32 end, u32 ways)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	uniphier_cache_maint_range(start, end, ways,
170*4882a593Smuzhiyun 				   UNIPHIER_SSCOQM_TID_WAY |
171*4882a593Smuzhiyun 				   UNIPHIER_SSCOQM_CM_PREFETCH);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
uniphier_cache_touch_range(u32 start,u32 end,u32 ways)174*4882a593Smuzhiyun void uniphier_cache_touch_range(u32 start, u32 end, u32 ways)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	uniphier_cache_maint_range(start, end, ways,
177*4882a593Smuzhiyun 				   UNIPHIER_SSCOQM_TID_WAY |
178*4882a593Smuzhiyun 				   UNIPHIER_SSCOQM_CM_TOUCH);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
uniphier_cache_touch_zero_range(u32 start,u32 end,u32 ways)181*4882a593Smuzhiyun void uniphier_cache_touch_zero_range(u32 start, u32 end, u32 ways)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	uniphier_cache_maint_range(start, end, ways,
184*4882a593Smuzhiyun 				   UNIPHIER_SSCOQM_TID_WAY |
185*4882a593Smuzhiyun 				   UNIPHIER_SSCOQM_CM_TOUCH_ZERO);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
uniphier_cache_inv_way(u32 ways)188*4882a593Smuzhiyun void uniphier_cache_inv_way(u32 ways)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	uniphier_cache_maint_common(0, 0, ways,
191*4882a593Smuzhiyun 				    UNIPHIER_SSCOQM_S_WAY |
192*4882a593Smuzhiyun 				    UNIPHIER_SSCOQM_CM_INV);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
uniphier_cache_set_active_ways(int cpu,u32 active_ways)195*4882a593Smuzhiyun void uniphier_cache_set_active_ways(int cpu, u32 active_ways)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	void __iomem *base = (void __iomem *)UNIPHIER_SSCC + 0xc00;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	switch (readl(UNIPHIER_SSCID)) { /* revision */
200*4882a593Smuzhiyun 	case 0x12:	/* LD4 */
201*4882a593Smuzhiyun 	case 0x16:	/* sld8 */
202*4882a593Smuzhiyun 		base = (void __iomem *)UNIPHIER_SSCC + 0x840;
203*4882a593Smuzhiyun 		break;
204*4882a593Smuzhiyun 	default:
205*4882a593Smuzhiyun 		base = (void __iomem *)UNIPHIER_SSCC + 0xc00;
206*4882a593Smuzhiyun 		break;
207*4882a593Smuzhiyun 	}
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	writel(active_ways, base + 4 * cpu);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
uniphier_cache_endisable(int enable)212*4882a593Smuzhiyun static void uniphier_cache_endisable(int enable)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	u32 tmp;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	tmp = readl(UNIPHIER_SSCC);
217*4882a593Smuzhiyun 	if (enable)
218*4882a593Smuzhiyun 		tmp |= UNIPHIER_SSCC_ON;
219*4882a593Smuzhiyun 	else
220*4882a593Smuzhiyun 		tmp &= ~UNIPHIER_SSCC_ON;
221*4882a593Smuzhiyun 	writel(tmp, UNIPHIER_SSCC);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
uniphier_cache_enable(void)224*4882a593Smuzhiyun void uniphier_cache_enable(void)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	uniphier_cache_endisable(1);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
uniphier_cache_disable(void)229*4882a593Smuzhiyun void uniphier_cache_disable(void)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	uniphier_cache_endisable(0);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #ifdef CONFIG_CACHE_UNIPHIER
v7_outer_cache_flush_all(void)235*4882a593Smuzhiyun void v7_outer_cache_flush_all(void)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	uniphier_cache_maint_all(UNIPHIER_SSCOQM_CM_FLUSH);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
v7_outer_cache_inval_all(void)240*4882a593Smuzhiyun void v7_outer_cache_inval_all(void)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	uniphier_cache_maint_all(UNIPHIER_SSCOQM_CM_INV);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
v7_outer_cache_flush_range(u32 start,u32 end)245*4882a593Smuzhiyun void v7_outer_cache_flush_range(u32 start, u32 end)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	uniphier_cache_maint_range(start, end, 0, UNIPHIER_SSCOQM_CM_FLUSH);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
v7_outer_cache_inval_range(u32 start,u32 end)250*4882a593Smuzhiyun void v7_outer_cache_inval_range(u32 start, u32 end)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	if (start & (UNIPHIER_SSC_LINE_SIZE - 1)) {
253*4882a593Smuzhiyun 		start &= ~(UNIPHIER_SSC_LINE_SIZE - 1);
254*4882a593Smuzhiyun 		uniphier_cache_maint_range(start, UNIPHIER_SSC_LINE_SIZE, 0,
255*4882a593Smuzhiyun 					   UNIPHIER_SSCOQM_CM_FLUSH);
256*4882a593Smuzhiyun 		start += UNIPHIER_SSC_LINE_SIZE;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	if (start >= end) {
260*4882a593Smuzhiyun 		uniphier_cache_sync();
261*4882a593Smuzhiyun 		return;
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (end & (UNIPHIER_SSC_LINE_SIZE - 1)) {
265*4882a593Smuzhiyun 		end &= ~(UNIPHIER_SSC_LINE_SIZE - 1);
266*4882a593Smuzhiyun 		uniphier_cache_maint_range(end, UNIPHIER_SSC_LINE_SIZE, 0,
267*4882a593Smuzhiyun 					   UNIPHIER_SSCOQM_CM_FLUSH);
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	if (start >= end) {
271*4882a593Smuzhiyun 		uniphier_cache_sync();
272*4882a593Smuzhiyun 		return;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	uniphier_cache_maint_range(start, end, 0, UNIPHIER_SSCOQM_CM_INV);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
v7_outer_cache_enable(void)278*4882a593Smuzhiyun void v7_outer_cache_enable(void)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	uniphier_cache_set_active_ways(0, U32_MAX);	/* activate all ways */
281*4882a593Smuzhiyun 	uniphier_cache_enable();
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
v7_outer_cache_disable(void)284*4882a593Smuzhiyun void v7_outer_cache_disable(void)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	uniphier_cache_disable();
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun #endif
289*4882a593Smuzhiyun 
enable_caches(void)290*4882a593Smuzhiyun void enable_caches(void)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	dcache_enable();
293*4882a593Smuzhiyun }
294