1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2014-2015, NVIDIA CORPORATION. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #define pr_fmt(fmt) "tegra-xusb-padctl: " fmt
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <errno.h>
11*4882a593Smuzhiyun #include <dm/of_access.h>
12*4882a593Smuzhiyun #include <dm/ofnode.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "../xusb-padctl-common.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <dt-bindings/pinctrl/pinctrl-tegra-xusb.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun enum tegra210_function {
23*4882a593Smuzhiyun TEGRA210_FUNC_SNPS,
24*4882a593Smuzhiyun TEGRA210_FUNC_XUSB,
25*4882a593Smuzhiyun TEGRA210_FUNC_UART,
26*4882a593Smuzhiyun TEGRA210_FUNC_PCIE_X1,
27*4882a593Smuzhiyun TEGRA210_FUNC_PCIE_X4,
28*4882a593Smuzhiyun TEGRA210_FUNC_USB3,
29*4882a593Smuzhiyun TEGRA210_FUNC_SATA,
30*4882a593Smuzhiyun TEGRA210_FUNC_RSVD,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static const char *const tegra210_functions[] = {
34*4882a593Smuzhiyun "snps",
35*4882a593Smuzhiyun "xusb",
36*4882a593Smuzhiyun "uart",
37*4882a593Smuzhiyun "pcie-x1",
38*4882a593Smuzhiyun "pcie-x4",
39*4882a593Smuzhiyun "usb3",
40*4882a593Smuzhiyun "sata",
41*4882a593Smuzhiyun "rsvd",
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const unsigned int tegra210_otg_functions[] = {
45*4882a593Smuzhiyun TEGRA210_FUNC_SNPS,
46*4882a593Smuzhiyun TEGRA210_FUNC_XUSB,
47*4882a593Smuzhiyun TEGRA210_FUNC_UART,
48*4882a593Smuzhiyun TEGRA210_FUNC_RSVD,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static const unsigned int tegra210_usb_functions[] = {
52*4882a593Smuzhiyun TEGRA210_FUNC_SNPS,
53*4882a593Smuzhiyun TEGRA210_FUNC_XUSB,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static const unsigned int tegra210_pci_functions[] = {
57*4882a593Smuzhiyun TEGRA210_FUNC_PCIE_X1,
58*4882a593Smuzhiyun TEGRA210_FUNC_USB3,
59*4882a593Smuzhiyun TEGRA210_FUNC_SATA,
60*4882a593Smuzhiyun TEGRA210_FUNC_PCIE_X4,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define TEGRA210_LANE(_name, _offset, _shift, _mask, _iddq, _funcs) \
64*4882a593Smuzhiyun { \
65*4882a593Smuzhiyun .name = _name, \
66*4882a593Smuzhiyun .offset = _offset, \
67*4882a593Smuzhiyun .shift = _shift, \
68*4882a593Smuzhiyun .mask = _mask, \
69*4882a593Smuzhiyun .iddq = _iddq, \
70*4882a593Smuzhiyun .num_funcs = ARRAY_SIZE(tegra210_##_funcs##_functions), \
71*4882a593Smuzhiyun .funcs = tegra210_##_funcs##_functions, \
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const struct tegra_xusb_padctl_lane tegra210_lanes[] = {
75*4882a593Smuzhiyun TEGRA210_LANE("otg-0", 0x004, 0, 0x3, 0, otg),
76*4882a593Smuzhiyun TEGRA210_LANE("otg-1", 0x004, 2, 0x3, 0, otg),
77*4882a593Smuzhiyun TEGRA210_LANE("otg-2", 0x004, 4, 0x3, 0, otg),
78*4882a593Smuzhiyun TEGRA210_LANE("otg-3", 0x004, 6, 0x3, 0, otg),
79*4882a593Smuzhiyun TEGRA210_LANE("usb2-bias", 0x004, 18, 0x3, 0, otg),
80*4882a593Smuzhiyun TEGRA210_LANE("hsic-0", 0x004, 14, 0x1, 0, usb),
81*4882a593Smuzhiyun TEGRA210_LANE("hsic-1", 0x004, 15, 0x1, 0, usb),
82*4882a593Smuzhiyun TEGRA210_LANE("pcie-0", 0x028, 12, 0x3, 1, pci),
83*4882a593Smuzhiyun TEGRA210_LANE("pcie-1", 0x028, 14, 0x3, 2, pci),
84*4882a593Smuzhiyun TEGRA210_LANE("pcie-2", 0x028, 16, 0x3, 3, pci),
85*4882a593Smuzhiyun TEGRA210_LANE("pcie-3", 0x028, 18, 0x3, 4, pci),
86*4882a593Smuzhiyun TEGRA210_LANE("pcie-4", 0x028, 20, 0x3, 5, pci),
87*4882a593Smuzhiyun TEGRA210_LANE("pcie-5", 0x028, 22, 0x3, 6, pci),
88*4882a593Smuzhiyun TEGRA210_LANE("pcie-6", 0x028, 24, 0x3, 7, pci),
89*4882a593Smuzhiyun TEGRA210_LANE("sata-0", 0x028, 30, 0x3, 8, pci),
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM 0x024
93*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN (1 << 31)
94*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY (1 << 30)
95*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN (1 << 29)
96*4882a593Smuzhiyun
tegra_xusb_padctl_enable(struct tegra_xusb_padctl * padctl)97*4882a593Smuzhiyun static int tegra_xusb_padctl_enable(struct tegra_xusb_padctl *padctl)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun u32 value;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if (padctl->enable++ > 0)
102*4882a593Smuzhiyun return 0;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
105*4882a593Smuzhiyun value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN;
106*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun udelay(100);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
111*4882a593Smuzhiyun value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY;
112*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun udelay(100);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
117*4882a593Smuzhiyun value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN;
118*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
tegra_xusb_padctl_disable(struct tegra_xusb_padctl * padctl)123*4882a593Smuzhiyun static int tegra_xusb_padctl_disable(struct tegra_xusb_padctl *padctl)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun u32 value;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun if (padctl->enable == 0) {
128*4882a593Smuzhiyun pr_err("unbalanced enable/disable");
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (--padctl->enable > 0)
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
136*4882a593Smuzhiyun value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN;
137*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun udelay(100);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
142*4882a593Smuzhiyun value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY;
143*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun udelay(100);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
148*4882a593Smuzhiyun value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN;
149*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
phy_prepare(struct tegra_xusb_phy * phy)154*4882a593Smuzhiyun static int phy_prepare(struct tegra_xusb_phy *phy)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun int err;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun err = tegra_xusb_padctl_enable(phy->padctl);
159*4882a593Smuzhiyun if (err < 0)
160*4882a593Smuzhiyun return err;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun reset_set_enable(PERIPH_ID_PEX_USB_UPHY, 0);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
phy_unprepare(struct tegra_xusb_phy * phy)167*4882a593Smuzhiyun static int phy_unprepare(struct tegra_xusb_phy *phy)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun reset_set_enable(PERIPH_ID_PEX_USB_UPHY, 1);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return tegra_xusb_padctl_disable(phy->padctl);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL1 0x360
175*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_FREQ_NDIV_MASK (0xff << 20)
176*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_FREQ_NDIV(x) (((x) & 0xff) << 20)
177*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_FREQ_MDIV_MASK (0x3 << 16)
178*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_LOCKDET_STATUS (1 << 15)
179*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_PWR_OVRD (1 << 4)
180*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_ENABLE (1 << 3)
181*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_SLEEP_MASK (0x3 << 1)
182*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_SLEEP(x) (((x) & 0x3) << 1)
183*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_IDDQ (1 << 0)
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL2 0x364
186*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_CTRL_MASK (0xffffff << 4)
187*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_CTRL(x) (((x) & 0xffffff) << 4)
188*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_OVRD (1 << 2)
189*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_DONE (1 << 1)
190*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_EN (1 << 0)
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL4 0x36c
193*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL4_TXCLKREF_EN (1 << 15)
194*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL4_TXCLKREF_SEL_MASK (0x3 << 12)
195*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL4_TXCLKREF_SEL(x) (((x) & 0x3) << 12)
196*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL4_REFCLKBUF_EN (1 << 8)
197*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL4_REFCLK_SEL_MASK (0xf << 4)
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL5 0x370
200*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL5_DCO_CTRL_MASK (0xff << 16)
201*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL5_DCO_CTRL(x) (((x) & 0xff) << 16)
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL8 0x37c
204*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_DONE (1 << 31)
205*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_OVRD (1 << 15)
206*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_CLK_EN (1 << 13)
207*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_EN (1 << 12)
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define CLK_RST_XUSBIO_PLL_CFG0 0x51c
210*4882a593Smuzhiyun #define CLK_RST_XUSBIO_PLL_CFG0_SEQ_ENABLE (1 << 24)
211*4882a593Smuzhiyun #define CLK_RST_XUSBIO_PLL_CFG0_PADPLL_SLEEP_IDDQ (1 << 13)
212*4882a593Smuzhiyun #define CLK_RST_XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET (1 << 6)
213*4882a593Smuzhiyun #define CLK_RST_XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL (1 << 2)
214*4882a593Smuzhiyun #define CLK_RST_XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL (1 << 0)
215*4882a593Smuzhiyun
pcie_phy_enable(struct tegra_xusb_phy * phy)216*4882a593Smuzhiyun static int pcie_phy_enable(struct tegra_xusb_phy *phy)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun struct tegra_xusb_padctl *padctl = phy->padctl;
219*4882a593Smuzhiyun unsigned long start;
220*4882a593Smuzhiyun u32 value;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun debug("> %s(phy=%p)\n", __func__, phy);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
225*4882a593Smuzhiyun value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_CTRL_MASK;
226*4882a593Smuzhiyun value |= XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_CTRL(0x136);
227*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL5);
230*4882a593Smuzhiyun value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL5_DCO_CTRL_MASK;
231*4882a593Smuzhiyun value |= XUSB_PADCTL_UPHY_PLL_P0_CTL5_DCO_CTRL(0x2a);
232*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL5);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
235*4882a593Smuzhiyun value |= XUSB_PADCTL_UPHY_PLL_P0_CTL1_PWR_OVRD;
236*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
239*4882a593Smuzhiyun value |= XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_OVRD;
240*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
243*4882a593Smuzhiyun value |= XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_OVRD;
244*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
247*4882a593Smuzhiyun value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL4_TXCLKREF_SEL_MASK;
248*4882a593Smuzhiyun value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL4_REFCLK_SEL_MASK;
249*4882a593Smuzhiyun value |= XUSB_PADCTL_UPHY_PLL_P0_CTL4_TXCLKREF_SEL(2);
250*4882a593Smuzhiyun value |= XUSB_PADCTL_UPHY_PLL_P0_CTL4_TXCLKREF_EN;
251*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
254*4882a593Smuzhiyun value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL1_FREQ_MDIV_MASK;
255*4882a593Smuzhiyun value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL1_FREQ_NDIV_MASK;
256*4882a593Smuzhiyun value |= XUSB_PADCTL_UPHY_PLL_P0_CTL1_FREQ_NDIV(25);
257*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
260*4882a593Smuzhiyun value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL1_IDDQ;
261*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
264*4882a593Smuzhiyun value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL1_SLEEP_MASK;
265*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun udelay(1);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
270*4882a593Smuzhiyun value |= XUSB_PADCTL_UPHY_PLL_P0_CTL4_REFCLKBUF_EN;
271*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
274*4882a593Smuzhiyun value |= XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_EN;
275*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun debug(" waiting for calibration\n");
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun start = get_timer(0);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun while (get_timer(start) < 250) {
282*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
283*4882a593Smuzhiyun if (value & XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_DONE)
284*4882a593Smuzhiyun break;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun if (!(value & XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_DONE)) {
287*4882a593Smuzhiyun debug(" timeout\n");
288*4882a593Smuzhiyun return -ETIMEDOUT;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun debug(" done\n");
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
293*4882a593Smuzhiyun value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_EN;
294*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun debug(" waiting for calibration to stop\n");
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun start = get_timer(0);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun while (get_timer(start) < 250) {
301*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
302*4882a593Smuzhiyun if ((value & XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_DONE) == 0)
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun if (value & XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_DONE) {
306*4882a593Smuzhiyun debug(" timeout\n");
307*4882a593Smuzhiyun return -ETIMEDOUT;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun debug(" done\n");
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
312*4882a593Smuzhiyun value |= XUSB_PADCTL_UPHY_PLL_P0_CTL1_ENABLE;
313*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun debug(" waiting for PLL to lock...\n");
316*4882a593Smuzhiyun start = get_timer(0);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun while (get_timer(start) < 250) {
319*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
320*4882a593Smuzhiyun if (value & XUSB_PADCTL_UPHY_PLL_P0_CTL1_LOCKDET_STATUS)
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun if (!(value & XUSB_PADCTL_UPHY_PLL_P0_CTL1_LOCKDET_STATUS)) {
324*4882a593Smuzhiyun debug(" timeout\n");
325*4882a593Smuzhiyun return -ETIMEDOUT;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun debug(" done\n");
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
330*4882a593Smuzhiyun value |= XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_CLK_EN;
331*4882a593Smuzhiyun value |= XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_EN;
332*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun debug(" waiting for register calibration...\n");
335*4882a593Smuzhiyun start = get_timer(0);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun while (get_timer(start) < 250) {
338*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
339*4882a593Smuzhiyun if (value & XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_DONE)
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun if (!(value & XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_DONE)) {
343*4882a593Smuzhiyun debug(" timeout\n");
344*4882a593Smuzhiyun return -ETIMEDOUT;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun debug(" done\n");
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
349*4882a593Smuzhiyun value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_EN;
350*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun debug(" waiting for register calibration to stop...\n");
353*4882a593Smuzhiyun start = get_timer(0);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun while (get_timer(start) < 250) {
356*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
357*4882a593Smuzhiyun if ((value & XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_DONE) == 0)
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun if (value & XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_DONE) {
361*4882a593Smuzhiyun debug(" timeout\n");
362*4882a593Smuzhiyun return -ETIMEDOUT;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun debug(" done\n");
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
367*4882a593Smuzhiyun value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_CLK_EN;
368*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + CLK_RST_XUSBIO_PLL_CFG0);
371*4882a593Smuzhiyun value &= ~CLK_RST_XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL;
372*4882a593Smuzhiyun value &= ~CLK_RST_XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL;
373*4882a593Smuzhiyun value |= CLK_RST_XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET;
374*4882a593Smuzhiyun value |= CLK_RST_XUSBIO_PLL_CFG0_PADPLL_SLEEP_IDDQ;
375*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + CLK_RST_XUSBIO_PLL_CFG0);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
378*4882a593Smuzhiyun value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL1_PWR_OVRD;
379*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
382*4882a593Smuzhiyun value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_OVRD;
383*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
386*4882a593Smuzhiyun value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_OVRD;
387*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun udelay(1);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + CLK_RST_XUSBIO_PLL_CFG0);
392*4882a593Smuzhiyun value |= CLK_RST_XUSBIO_PLL_CFG0_SEQ_ENABLE;
393*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + CLK_RST_XUSBIO_PLL_CFG0);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun debug("< %s()\n", __func__);
396*4882a593Smuzhiyun return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
pcie_phy_disable(struct tegra_xusb_phy * phy)399*4882a593Smuzhiyun static int pcie_phy_disable(struct tegra_xusb_phy *phy)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static const struct tegra_xusb_phy_ops pcie_phy_ops = {
405*4882a593Smuzhiyun .prepare = phy_prepare,
406*4882a593Smuzhiyun .enable = pcie_phy_enable,
407*4882a593Smuzhiyun .disable = pcie_phy_disable,
408*4882a593Smuzhiyun .unprepare = phy_unprepare,
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun static struct tegra_xusb_phy tegra210_phys[] = {
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun .type = TEGRA_XUSB_PADCTL_PCIE,
414*4882a593Smuzhiyun .ops = &pcie_phy_ops,
415*4882a593Smuzhiyun .padctl = &padctl,
416*4882a593Smuzhiyun },
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun static const struct tegra_xusb_padctl_soc tegra210_socdata = {
420*4882a593Smuzhiyun .lanes = tegra210_lanes,
421*4882a593Smuzhiyun .num_lanes = ARRAY_SIZE(tegra210_lanes),
422*4882a593Smuzhiyun .functions = tegra210_functions,
423*4882a593Smuzhiyun .num_functions = ARRAY_SIZE(tegra210_functions),
424*4882a593Smuzhiyun .phys = tegra210_phys,
425*4882a593Smuzhiyun .num_phys = ARRAY_SIZE(tegra210_phys),
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun
tegra_xusb_padctl_init(void)428*4882a593Smuzhiyun void tegra_xusb_padctl_init(void)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun ofnode nodes[1];
431*4882a593Smuzhiyun int count = 0;
432*4882a593Smuzhiyun int ret;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun debug("%s: start\n", __func__);
435*4882a593Smuzhiyun if (of_live_active()) {
436*4882a593Smuzhiyun struct device_node *np = of_find_compatible_node(NULL, NULL,
437*4882a593Smuzhiyun "nvidia,tegra210-xusb-padctl");
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun debug("np=%p\n", np);
440*4882a593Smuzhiyun if (np) {
441*4882a593Smuzhiyun nodes[0] = np_to_ofnode(np);
442*4882a593Smuzhiyun count = 1;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun } else {
445*4882a593Smuzhiyun int node_offsets[1];
446*4882a593Smuzhiyun int i;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun count = fdtdec_find_aliases_for_id(gd->fdt_blob, "padctl",
449*4882a593Smuzhiyun COMPAT_NVIDIA_TEGRA210_XUSB_PADCTL,
450*4882a593Smuzhiyun node_offsets, ARRAY_SIZE(node_offsets));
451*4882a593Smuzhiyun for (i = 0; i < count; i++)
452*4882a593Smuzhiyun nodes[i] = offset_to_ofnode(node_offsets[i]);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun ret = tegra_xusb_process_nodes(nodes, count, &tegra210_socdata);
456*4882a593Smuzhiyun debug("%s: done, ret=%d\n", __func__, ret);
457*4882a593Smuzhiyun }
458