1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2013-2015
3*4882a593Smuzhiyun * NVIDIA Corporation <www.nvidia.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /* Tegra210 Clock control functions */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <errno.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/arch/clock.h>
14*4882a593Smuzhiyun #include <asm/arch/sysctr.h>
15*4882a593Smuzhiyun #include <asm/arch/tegra.h>
16*4882a593Smuzhiyun #include <asm/arch-tegra/clk_rst.h>
17*4882a593Smuzhiyun #include <asm/arch-tegra/timer.h>
18*4882a593Smuzhiyun #include <div64.h>
19*4882a593Smuzhiyun #include <fdtdec.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun * Clock types that we can use as a source. The Tegra210 has muxes for the
23*4882a593Smuzhiyun * peripheral clocks, and in most cases there are four options for the clock
24*4882a593Smuzhiyun * source. This gives us a clock 'type' and exploits what commonality exists
25*4882a593Smuzhiyun * in the device.
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * Letters are obvious, except for T which means CLK_M, and S which means the
28*4882a593Smuzhiyun * clock derived from 32KHz. Beware that CLK_M (also called OSC in the
29*4882a593Smuzhiyun * datasheet) and PLL_M are different things. The former is the basic
30*4882a593Smuzhiyun * clock supplied to the SOC from an external oscillator. The latter is the
31*4882a593Smuzhiyun * memory clock PLL.
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun * See definitions in clock_id in the header file.
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun enum clock_type_id {
36*4882a593Smuzhiyun CLOCK_TYPE_AXPT, /* PLL_A, PLL_X, PLL_P, CLK_M */
37*4882a593Smuzhiyun CLOCK_TYPE_MCPA, /* and so on */
38*4882a593Smuzhiyun CLOCK_TYPE_MCPT,
39*4882a593Smuzhiyun CLOCK_TYPE_PCM,
40*4882a593Smuzhiyun CLOCK_TYPE_PCMT,
41*4882a593Smuzhiyun CLOCK_TYPE_PDCT,
42*4882a593Smuzhiyun CLOCK_TYPE_ACPT,
43*4882a593Smuzhiyun CLOCK_TYPE_ASPTE,
44*4882a593Smuzhiyun CLOCK_TYPE_PMDACD2T,
45*4882a593Smuzhiyun CLOCK_TYPE_PCST,
46*4882a593Smuzhiyun CLOCK_TYPE_DP,
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun CLOCK_TYPE_PC2CC3M,
49*4882a593Smuzhiyun CLOCK_TYPE_PC2CC3S_T,
50*4882a593Smuzhiyun CLOCK_TYPE_PC2CC3M_T,
51*4882a593Smuzhiyun CLOCK_TYPE_PC2CC3M_T16, /* PC2CC3M_T, but w/16-bit divisor (I2C) */
52*4882a593Smuzhiyun CLOCK_TYPE_MC2CC3P_A,
53*4882a593Smuzhiyun CLOCK_TYPE_M,
54*4882a593Smuzhiyun CLOCK_TYPE_MCPTM2C2C3,
55*4882a593Smuzhiyun CLOCK_TYPE_PC2CC3T_S,
56*4882a593Smuzhiyun CLOCK_TYPE_AC2CC3P_TS2,
57*4882a593Smuzhiyun CLOCK_TYPE_PC01C00_C42C41TC40,
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun CLOCK_TYPE_COUNT,
60*4882a593Smuzhiyun CLOCK_TYPE_NONE = -1, /* invalid clock type */
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun enum {
64*4882a593Smuzhiyun CLOCK_MAX_MUX = 8 /* number of source options for each clock */
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /*
68*4882a593Smuzhiyun * Clock source mux for each clock type. This just converts our enum into
69*4882a593Smuzhiyun * a list of mux sources for use by the code.
70*4882a593Smuzhiyun *
71*4882a593Smuzhiyun * Note:
72*4882a593Smuzhiyun * The extra column in each clock source array is used to store the mask
73*4882a593Smuzhiyun * bits in its register for the source.
74*4882a593Smuzhiyun */
75*4882a593Smuzhiyun #define CLK(x) CLOCK_ID_ ## x
76*4882a593Smuzhiyun static enum clock_id clock_source[CLOCK_TYPE_COUNT][CLOCK_MAX_MUX+1] = {
77*4882a593Smuzhiyun { CLK(AUDIO), CLK(XCPU), CLK(PERIPH), CLK(OSC),
78*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
79*4882a593Smuzhiyun MASK_BITS_31_30},
80*4882a593Smuzhiyun { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(AUDIO),
81*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
82*4882a593Smuzhiyun MASK_BITS_31_30},
83*4882a593Smuzhiyun { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
84*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
85*4882a593Smuzhiyun MASK_BITS_31_30},
86*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(NONE),
87*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
88*4882a593Smuzhiyun MASK_BITS_31_30},
89*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(OSC),
90*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
91*4882a593Smuzhiyun MASK_BITS_31_30},
92*4882a593Smuzhiyun { CLK(PERIPH), CLK(DISPLAY), CLK(CGENERAL), CLK(OSC),
93*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
94*4882a593Smuzhiyun MASK_BITS_31_30},
95*4882a593Smuzhiyun { CLK(AUDIO), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
96*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
97*4882a593Smuzhiyun MASK_BITS_31_30},
98*4882a593Smuzhiyun { CLK(AUDIO), CLK(SFROM32KHZ), CLK(PERIPH), CLK(OSC),
99*4882a593Smuzhiyun CLK(EPCI), CLK(NONE), CLK(NONE), CLK(NONE),
100*4882a593Smuzhiyun MASK_BITS_31_29},
101*4882a593Smuzhiyun { CLK(PERIPH), CLK(MEMORY), CLK(DISPLAY), CLK(AUDIO),
102*4882a593Smuzhiyun CLK(CGENERAL), CLK(DISPLAY2), CLK(OSC), CLK(NONE),
103*4882a593Smuzhiyun MASK_BITS_31_29},
104*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL), CLK(SFROM32KHZ), CLK(OSC),
105*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
106*4882a593Smuzhiyun MASK_BITS_31_28},
107*4882a593Smuzhiyun /* CLOCK_TYPE_DP */
108*4882a593Smuzhiyun { CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
109*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
110*4882a593Smuzhiyun MASK_BITS_31_28},
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Additional clock types on Tegra114+ */
113*4882a593Smuzhiyun /* CLOCK_TYPE_PC2CC3M */
114*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
115*4882a593Smuzhiyun CLK(MEMORY), CLK(NONE), CLK(NONE), CLK(NONE),
116*4882a593Smuzhiyun MASK_BITS_31_29},
117*4882a593Smuzhiyun /* CLOCK_TYPE_PC2CC3S_T */
118*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
119*4882a593Smuzhiyun CLK(SFROM32KHZ), CLK(NONE), CLK(OSC), CLK(NONE),
120*4882a593Smuzhiyun MASK_BITS_31_29},
121*4882a593Smuzhiyun /* CLOCK_TYPE_PC2CC3M_T */
122*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
123*4882a593Smuzhiyun CLK(MEMORY), CLK(NONE), CLK(OSC), CLK(NONE),
124*4882a593Smuzhiyun MASK_BITS_31_29},
125*4882a593Smuzhiyun /* CLOCK_TYPE_PC2CC3M_T, w/16-bit divisor (I2C) */
126*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
127*4882a593Smuzhiyun CLK(MEMORY), CLK(NONE), CLK(OSC), CLK(NONE),
128*4882a593Smuzhiyun MASK_BITS_31_29},
129*4882a593Smuzhiyun /* CLOCK_TYPE_MC2CC3P_A */
130*4882a593Smuzhiyun { CLK(MEMORY), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
131*4882a593Smuzhiyun CLK(PERIPH), CLK(NONE), CLK(AUDIO), CLK(NONE),
132*4882a593Smuzhiyun MASK_BITS_31_29},
133*4882a593Smuzhiyun /* CLOCK_TYPE_M */
134*4882a593Smuzhiyun { CLK(MEMORY), CLK(NONE), CLK(NONE), CLK(NONE),
135*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
136*4882a593Smuzhiyun MASK_BITS_31_30},
137*4882a593Smuzhiyun /* CLOCK_TYPE_MCPTM2C2C3 */
138*4882a593Smuzhiyun { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
139*4882a593Smuzhiyun CLK(MEMORY2), CLK(CGENERAL2), CLK(CGENERAL3), CLK(NONE),
140*4882a593Smuzhiyun MASK_BITS_31_29},
141*4882a593Smuzhiyun /* CLOCK_TYPE_PC2CC3T_S */
142*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
143*4882a593Smuzhiyun CLK(OSC), CLK(NONE), CLK(SFROM32KHZ), CLK(NONE),
144*4882a593Smuzhiyun MASK_BITS_31_29},
145*4882a593Smuzhiyun /* CLOCK_TYPE_AC2CC3P_TS2 */
146*4882a593Smuzhiyun { CLK(AUDIO), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
147*4882a593Smuzhiyun CLK(PERIPH), CLK(NONE), CLK(OSC), CLK(SRC2),
148*4882a593Smuzhiyun MASK_BITS_31_29},
149*4882a593Smuzhiyun /* CLOCK_TYPE_PC01C00_C42C41TC40 */
150*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL_1), CLK(CGENERAL_0), CLK(NONE),
151*4882a593Smuzhiyun CLK(CGENERAL4_2), CLK(CGENERAL4_1), CLK(OSC), CLK(CGENERAL4_0),
152*4882a593Smuzhiyun MASK_BITS_31_29},
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun * Clock type for each peripheral clock source. We put the name in each
157*4882a593Smuzhiyun * record just so it is easy to match things up
158*4882a593Smuzhiyun */
159*4882a593Smuzhiyun #define TYPE(name, type) type
160*4882a593Smuzhiyun static enum clock_type_id clock_periph_type[PERIPHC_COUNT] = {
161*4882a593Smuzhiyun /* 0x00 */
162*4882a593Smuzhiyun TYPE(PERIPHC_I2S2, CLOCK_TYPE_AXPT),
163*4882a593Smuzhiyun TYPE(PERIPHC_I2S3, CLOCK_TYPE_AXPT),
164*4882a593Smuzhiyun TYPE(PERIPHC_SPDIF_OUT, CLOCK_TYPE_AXPT),
165*4882a593Smuzhiyun TYPE(PERIPHC_SPDIF_IN, CLOCK_TYPE_PC2CC3M),
166*4882a593Smuzhiyun TYPE(PERIPHC_PWM, CLOCK_TYPE_PC2CC3S_T),
167*4882a593Smuzhiyun TYPE(PERIPHC_05h, CLOCK_TYPE_NONE),
168*4882a593Smuzhiyun TYPE(PERIPHC_SBC2, CLOCK_TYPE_PC2CC3M_T),
169*4882a593Smuzhiyun TYPE(PERIPHC_SBC3, CLOCK_TYPE_PC2CC3M_T),
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* 0x08 */
172*4882a593Smuzhiyun TYPE(PERIPHC_08h, CLOCK_TYPE_NONE),
173*4882a593Smuzhiyun TYPE(PERIPHC_I2C1, CLOCK_TYPE_PC2CC3M_T16),
174*4882a593Smuzhiyun TYPE(PERIPHC_I2C5, CLOCK_TYPE_PC2CC3M_T16),
175*4882a593Smuzhiyun TYPE(PERIPHC_0bh, CLOCK_TYPE_NONE),
176*4882a593Smuzhiyun TYPE(PERIPHC_0ch, CLOCK_TYPE_NONE),
177*4882a593Smuzhiyun TYPE(PERIPHC_SBC1, CLOCK_TYPE_PC2CC3M_T),
178*4882a593Smuzhiyun TYPE(PERIPHC_DISP1, CLOCK_TYPE_PMDACD2T),
179*4882a593Smuzhiyun TYPE(PERIPHC_DISP2, CLOCK_TYPE_PMDACD2T),
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* 0x10 */
182*4882a593Smuzhiyun TYPE(PERIPHC_10h, CLOCK_TYPE_NONE),
183*4882a593Smuzhiyun TYPE(PERIPHC_11h, CLOCK_TYPE_NONE),
184*4882a593Smuzhiyun TYPE(PERIPHC_VI, CLOCK_TYPE_MC2CC3P_A),
185*4882a593Smuzhiyun TYPE(PERIPHC_13h, CLOCK_TYPE_NONE),
186*4882a593Smuzhiyun TYPE(PERIPHC_SDMMC1, CLOCK_TYPE_PC2CC3M_T),
187*4882a593Smuzhiyun TYPE(PERIPHC_SDMMC2, CLOCK_TYPE_PC2CC3M_T),
188*4882a593Smuzhiyun TYPE(PERIPHC_16h, CLOCK_TYPE_NONE),
189*4882a593Smuzhiyun TYPE(PERIPHC_17h, CLOCK_TYPE_NONE),
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* 0x18 */
192*4882a593Smuzhiyun TYPE(PERIPHC_18h, CLOCK_TYPE_NONE),
193*4882a593Smuzhiyun TYPE(PERIPHC_SDMMC4, CLOCK_TYPE_PC2CC3M_T),
194*4882a593Smuzhiyun TYPE(PERIPHC_VFIR, CLOCK_TYPE_PC2CC3M_T),
195*4882a593Smuzhiyun TYPE(PERIPHC_1Bh, CLOCK_TYPE_NONE),
196*4882a593Smuzhiyun TYPE(PERIPHC_1Ch, CLOCK_TYPE_NONE),
197*4882a593Smuzhiyun TYPE(PERIPHC_HSI, CLOCK_TYPE_PC2CC3M_T),
198*4882a593Smuzhiyun TYPE(PERIPHC_UART1, CLOCK_TYPE_PC2CC3M_T),
199*4882a593Smuzhiyun TYPE(PERIPHC_UART2, CLOCK_TYPE_PC2CC3M_T),
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* 0x20 */
202*4882a593Smuzhiyun TYPE(PERIPHC_HOST1X, CLOCK_TYPE_MC2CC3P_A),
203*4882a593Smuzhiyun TYPE(PERIPHC_21h, CLOCK_TYPE_NONE),
204*4882a593Smuzhiyun TYPE(PERIPHC_22h, CLOCK_TYPE_NONE),
205*4882a593Smuzhiyun TYPE(PERIPHC_23h, CLOCK_TYPE_NONE),
206*4882a593Smuzhiyun TYPE(PERIPHC_24h, CLOCK_TYPE_NONE),
207*4882a593Smuzhiyun TYPE(PERIPHC_25h, CLOCK_TYPE_NONE),
208*4882a593Smuzhiyun TYPE(PERIPHC_I2C2, CLOCK_TYPE_PC2CC3M_T16),
209*4882a593Smuzhiyun TYPE(PERIPHC_EMC, CLOCK_TYPE_MCPTM2C2C3),
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* 0x28 */
212*4882a593Smuzhiyun TYPE(PERIPHC_UART3, CLOCK_TYPE_PC2CC3M_T),
213*4882a593Smuzhiyun TYPE(PERIPHC_29h, CLOCK_TYPE_NONE),
214*4882a593Smuzhiyun TYPE(PERIPHC_VI_SENSOR, CLOCK_TYPE_MC2CC3P_A),
215*4882a593Smuzhiyun TYPE(PERIPHC_2bh, CLOCK_TYPE_NONE),
216*4882a593Smuzhiyun TYPE(PERIPHC_2ch, CLOCK_TYPE_NONE),
217*4882a593Smuzhiyun TYPE(PERIPHC_SBC4, CLOCK_TYPE_PC2CC3M_T),
218*4882a593Smuzhiyun TYPE(PERIPHC_I2C3, CLOCK_TYPE_PC2CC3M_T16),
219*4882a593Smuzhiyun TYPE(PERIPHC_SDMMC3, CLOCK_TYPE_PC2CC3M_T),
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* 0x30 */
222*4882a593Smuzhiyun TYPE(PERIPHC_UART4, CLOCK_TYPE_PC2CC3M_T),
223*4882a593Smuzhiyun TYPE(PERIPHC_UART5, CLOCK_TYPE_PC2CC3M_T),
224*4882a593Smuzhiyun TYPE(PERIPHC_VDE, CLOCK_TYPE_PC2CC3M_T),
225*4882a593Smuzhiyun TYPE(PERIPHC_OWR, CLOCK_TYPE_PC2CC3M_T),
226*4882a593Smuzhiyun TYPE(PERIPHC_NOR, CLOCK_TYPE_PC2CC3M_T),
227*4882a593Smuzhiyun TYPE(PERIPHC_CSITE, CLOCK_TYPE_PC2CC3M_T),
228*4882a593Smuzhiyun TYPE(PERIPHC_I2S1, CLOCK_TYPE_AXPT),
229*4882a593Smuzhiyun TYPE(PERIPHC_DTV, CLOCK_TYPE_NONE),
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* 0x38 */
232*4882a593Smuzhiyun TYPE(PERIPHC_38h, CLOCK_TYPE_NONE),
233*4882a593Smuzhiyun TYPE(PERIPHC_39h, CLOCK_TYPE_NONE),
234*4882a593Smuzhiyun TYPE(PERIPHC_3ah, CLOCK_TYPE_NONE),
235*4882a593Smuzhiyun TYPE(PERIPHC_3bh, CLOCK_TYPE_NONE),
236*4882a593Smuzhiyun TYPE(PERIPHC_MSENC, CLOCK_TYPE_MC2CC3P_A),
237*4882a593Smuzhiyun TYPE(PERIPHC_TSEC, CLOCK_TYPE_PC2CC3M_T),
238*4882a593Smuzhiyun TYPE(PERIPHC_3eh, CLOCK_TYPE_NONE),
239*4882a593Smuzhiyun TYPE(PERIPHC_OSC, CLOCK_TYPE_NONE),
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* 0x40 */
242*4882a593Smuzhiyun TYPE(PERIPHC_40h, CLOCK_TYPE_NONE), /* start with 0x3b0 */
243*4882a593Smuzhiyun TYPE(PERIPHC_MSELECT, CLOCK_TYPE_PC2CC3M_T),
244*4882a593Smuzhiyun TYPE(PERIPHC_TSENSOR, CLOCK_TYPE_PC2CC3T_S),
245*4882a593Smuzhiyun TYPE(PERIPHC_I2S4, CLOCK_TYPE_AXPT),
246*4882a593Smuzhiyun TYPE(PERIPHC_I2S5, CLOCK_TYPE_AXPT),
247*4882a593Smuzhiyun TYPE(PERIPHC_I2C4, CLOCK_TYPE_PC2CC3M_T16),
248*4882a593Smuzhiyun TYPE(PERIPHC_SBC5, CLOCK_TYPE_PC2CC3M_T),
249*4882a593Smuzhiyun TYPE(PERIPHC_SBC6, CLOCK_TYPE_PC2CC3M_T),
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* 0x48 */
252*4882a593Smuzhiyun TYPE(PERIPHC_AUDIO, CLOCK_TYPE_AC2CC3P_TS2),
253*4882a593Smuzhiyun TYPE(PERIPHC_49h, CLOCK_TYPE_NONE),
254*4882a593Smuzhiyun TYPE(PERIPHC_4ah, CLOCK_TYPE_NONE),
255*4882a593Smuzhiyun TYPE(PERIPHC_4bh, CLOCK_TYPE_NONE),
256*4882a593Smuzhiyun TYPE(PERIPHC_4ch, CLOCK_TYPE_NONE),
257*4882a593Smuzhiyun TYPE(PERIPHC_HDA2CODEC2X, CLOCK_TYPE_PC2CC3M_T),
258*4882a593Smuzhiyun TYPE(PERIPHC_ACTMON, CLOCK_TYPE_PC2CC3S_T),
259*4882a593Smuzhiyun TYPE(PERIPHC_EXTPERIPH1, CLOCK_TYPE_ASPTE),
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* 0x50 */
262*4882a593Smuzhiyun TYPE(PERIPHC_EXTPERIPH2, CLOCK_TYPE_ASPTE),
263*4882a593Smuzhiyun TYPE(PERIPHC_EXTPERIPH3, CLOCK_TYPE_ASPTE),
264*4882a593Smuzhiyun TYPE(PERIPHC_52h, CLOCK_TYPE_NONE),
265*4882a593Smuzhiyun TYPE(PERIPHC_I2CSLOW, CLOCK_TYPE_PC2CC3S_T),
266*4882a593Smuzhiyun TYPE(PERIPHC_SYS, CLOCK_TYPE_NONE),
267*4882a593Smuzhiyun TYPE(PERIPHC_55h, CLOCK_TYPE_NONE),
268*4882a593Smuzhiyun TYPE(PERIPHC_56h, CLOCK_TYPE_NONE),
269*4882a593Smuzhiyun TYPE(PERIPHC_57h, CLOCK_TYPE_NONE),
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* 0x58 */
272*4882a593Smuzhiyun TYPE(PERIPHC_58h, CLOCK_TYPE_NONE),
273*4882a593Smuzhiyun TYPE(PERIPHC_59h, CLOCK_TYPE_NONE),
274*4882a593Smuzhiyun TYPE(PERIPHC_5ah, CLOCK_TYPE_NONE),
275*4882a593Smuzhiyun TYPE(PERIPHC_5bh, CLOCK_TYPE_NONE),
276*4882a593Smuzhiyun TYPE(PERIPHC_SATAOOB, CLOCK_TYPE_PCMT),
277*4882a593Smuzhiyun TYPE(PERIPHC_SATA, CLOCK_TYPE_PCMT),
278*4882a593Smuzhiyun TYPE(PERIPHC_HDA, CLOCK_TYPE_PC2CC3M_T),
279*4882a593Smuzhiyun TYPE(PERIPHC_5fh, CLOCK_TYPE_NONE),
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* 0x60 */
282*4882a593Smuzhiyun TYPE(PERIPHC_XUSB_CORE_HOST, CLOCK_TYPE_NONE),
283*4882a593Smuzhiyun TYPE(PERIPHC_XUSB_FALCON, CLOCK_TYPE_NONE),
284*4882a593Smuzhiyun TYPE(PERIPHC_XUSB_FS, CLOCK_TYPE_NONE),
285*4882a593Smuzhiyun TYPE(PERIPHC_XUSB_CORE_DEV, CLOCK_TYPE_NONE),
286*4882a593Smuzhiyun TYPE(PERIPHC_XUSB_SS, CLOCK_TYPE_NONE),
287*4882a593Smuzhiyun TYPE(PERIPHC_CILAB, CLOCK_TYPE_NONE),
288*4882a593Smuzhiyun TYPE(PERIPHC_CILCD, CLOCK_TYPE_NONE),
289*4882a593Smuzhiyun TYPE(PERIPHC_CILE, CLOCK_TYPE_NONE),
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* 0x68 */
292*4882a593Smuzhiyun TYPE(PERIPHC_DSIA_LP, CLOCK_TYPE_NONE),
293*4882a593Smuzhiyun TYPE(PERIPHC_DSIB_LP, CLOCK_TYPE_NONE),
294*4882a593Smuzhiyun TYPE(PERIPHC_ENTROPY, CLOCK_TYPE_NONE),
295*4882a593Smuzhiyun TYPE(PERIPHC_DVFS_REF, CLOCK_TYPE_NONE),
296*4882a593Smuzhiyun TYPE(PERIPHC_DVFS_SOC, CLOCK_TYPE_NONE),
297*4882a593Smuzhiyun TYPE(PERIPHC_TRACECLKIN, CLOCK_TYPE_NONE),
298*4882a593Smuzhiyun TYPE(PERIPHC_6eh, CLOCK_TYPE_NONE),
299*4882a593Smuzhiyun TYPE(PERIPHC_6fh, CLOCK_TYPE_NONE),
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* 0x70 */
302*4882a593Smuzhiyun TYPE(PERIPHC_EMC_LATENCY, CLOCK_TYPE_NONE),
303*4882a593Smuzhiyun TYPE(PERIPHC_SOC_THERM, CLOCK_TYPE_NONE),
304*4882a593Smuzhiyun TYPE(PERIPHC_72h, CLOCK_TYPE_NONE),
305*4882a593Smuzhiyun TYPE(PERIPHC_73h, CLOCK_TYPE_NONE),
306*4882a593Smuzhiyun TYPE(PERIPHC_74h, CLOCK_TYPE_NONE),
307*4882a593Smuzhiyun TYPE(PERIPHC_75h, CLOCK_TYPE_NONE),
308*4882a593Smuzhiyun TYPE(PERIPHC_VI_SENSOR2, CLOCK_TYPE_NONE),
309*4882a593Smuzhiyun TYPE(PERIPHC_I2C6, CLOCK_TYPE_PC2CC3M_T16),
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* 0x78 */
312*4882a593Smuzhiyun TYPE(PERIPHC_78h, CLOCK_TYPE_NONE),
313*4882a593Smuzhiyun TYPE(PERIPHC_EMC_DLL, CLOCK_TYPE_MCPTM2C2C3),
314*4882a593Smuzhiyun TYPE(PERIPHC_7ah, CLOCK_TYPE_NONE),
315*4882a593Smuzhiyun TYPE(PERIPHC_CLK72MHZ, CLOCK_TYPE_NONE),
316*4882a593Smuzhiyun TYPE(PERIPHC_7ch, CLOCK_TYPE_NONE),
317*4882a593Smuzhiyun TYPE(PERIPHC_7dh, CLOCK_TYPE_NONE),
318*4882a593Smuzhiyun TYPE(PERIPHC_VIC, CLOCK_TYPE_NONE),
319*4882a593Smuzhiyun TYPE(PERIPHC_7Fh, CLOCK_TYPE_NONE),
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* 0x80 */
322*4882a593Smuzhiyun TYPE(PERIPHC_SDMMC_LEGACY_TM, CLOCK_TYPE_NONE),
323*4882a593Smuzhiyun TYPE(PERIPHC_NVDEC, CLOCK_TYPE_NONE),
324*4882a593Smuzhiyun TYPE(PERIPHC_NVJPG, CLOCK_TYPE_NONE),
325*4882a593Smuzhiyun TYPE(PERIPHC_NVENC, CLOCK_TYPE_NONE),
326*4882a593Smuzhiyun TYPE(PERIPHC_84h, CLOCK_TYPE_NONE),
327*4882a593Smuzhiyun TYPE(PERIPHC_85h, CLOCK_TYPE_NONE),
328*4882a593Smuzhiyun TYPE(PERIPHC_86h, CLOCK_TYPE_NONE),
329*4882a593Smuzhiyun TYPE(PERIPHC_87h, CLOCK_TYPE_NONE),
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* 0x88 */
332*4882a593Smuzhiyun TYPE(PERIPHC_88h, CLOCK_TYPE_NONE),
333*4882a593Smuzhiyun TYPE(PERIPHC_89h, CLOCK_TYPE_NONE),
334*4882a593Smuzhiyun TYPE(PERIPHC_DMIC3, CLOCK_TYPE_NONE),
335*4882a593Smuzhiyun TYPE(PERIPHC_APE, CLOCK_TYPE_NONE),
336*4882a593Smuzhiyun TYPE(PERIPHC_QSPI, CLOCK_TYPE_PC01C00_C42C41TC40),
337*4882a593Smuzhiyun TYPE(PERIPHC_VI_I2C, CLOCK_TYPE_NONE),
338*4882a593Smuzhiyun TYPE(PERIPHC_USB2_HSIC_TRK, CLOCK_TYPE_NONE),
339*4882a593Smuzhiyun TYPE(PERIPHC_PEX_SATA_USB_RX_BYP, CLOCK_TYPE_NONE),
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* 0x90 */
342*4882a593Smuzhiyun TYPE(PERIPHC_MAUD, CLOCK_TYPE_NONE),
343*4882a593Smuzhiyun TYPE(PERIPHC_TSECB, CLOCK_TYPE_NONE),
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun * This array translates a periph_id to a periphc_internal_id
348*4882a593Smuzhiyun *
349*4882a593Smuzhiyun * Not present/matched up:
350*4882a593Smuzhiyun * uint vi_sensor; _VI_SENSOR_0, 0x1A8
351*4882a593Smuzhiyun * SPDIF - which is both 0x08 and 0x0c
352*4882a593Smuzhiyun *
353*4882a593Smuzhiyun */
354*4882a593Smuzhiyun #define NONE(name) (-1)
355*4882a593Smuzhiyun #define OFFSET(name, value) PERIPHC_ ## name
356*4882a593Smuzhiyun #define INTERNAL_ID(id) (id & 0x000000ff)
357*4882a593Smuzhiyun static s8 periph_id_to_internal_id[PERIPH_ID_COUNT] = {
358*4882a593Smuzhiyun /* Low word: 31:0 */
359*4882a593Smuzhiyun NONE(CPU),
360*4882a593Smuzhiyun NONE(COP),
361*4882a593Smuzhiyun NONE(TRIGSYS),
362*4882a593Smuzhiyun NONE(ISPB),
363*4882a593Smuzhiyun NONE(RESERVED4),
364*4882a593Smuzhiyun NONE(TMR),
365*4882a593Smuzhiyun PERIPHC_UART1,
366*4882a593Smuzhiyun PERIPHC_UART2, /* and vfir 0x68 */
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* 8 */
369*4882a593Smuzhiyun NONE(GPIO),
370*4882a593Smuzhiyun PERIPHC_SDMMC2,
371*4882a593Smuzhiyun PERIPHC_SPDIF_IN,
372*4882a593Smuzhiyun PERIPHC_I2S2,
373*4882a593Smuzhiyun PERIPHC_I2C1,
374*4882a593Smuzhiyun NONE(RESERVED13),
375*4882a593Smuzhiyun PERIPHC_SDMMC1,
376*4882a593Smuzhiyun PERIPHC_SDMMC4,
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /* 16 */
379*4882a593Smuzhiyun NONE(TCW),
380*4882a593Smuzhiyun PERIPHC_PWM,
381*4882a593Smuzhiyun PERIPHC_I2S3,
382*4882a593Smuzhiyun NONE(RESERVED19),
383*4882a593Smuzhiyun PERIPHC_VI,
384*4882a593Smuzhiyun NONE(RESERVED21),
385*4882a593Smuzhiyun NONE(USBD),
386*4882a593Smuzhiyun NONE(ISP),
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* 24 */
389*4882a593Smuzhiyun NONE(RESERVED24),
390*4882a593Smuzhiyun NONE(RESERVED25),
391*4882a593Smuzhiyun PERIPHC_DISP2,
392*4882a593Smuzhiyun PERIPHC_DISP1,
393*4882a593Smuzhiyun PERIPHC_HOST1X,
394*4882a593Smuzhiyun NONE(VCP),
395*4882a593Smuzhiyun PERIPHC_I2S1,
396*4882a593Smuzhiyun NONE(CACHE2),
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Middle word: 63:32 */
399*4882a593Smuzhiyun NONE(MEM),
400*4882a593Smuzhiyun NONE(AHBDMA),
401*4882a593Smuzhiyun NONE(APBDMA),
402*4882a593Smuzhiyun NONE(RESERVED35),
403*4882a593Smuzhiyun NONE(RESERVED36),
404*4882a593Smuzhiyun NONE(STAT_MON),
405*4882a593Smuzhiyun NONE(RESERVED38),
406*4882a593Smuzhiyun NONE(FUSE),
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* 40 */
409*4882a593Smuzhiyun NONE(KFUSE),
410*4882a593Smuzhiyun PERIPHC_SBC1, /* SBCx = SPIx */
411*4882a593Smuzhiyun PERIPHC_NOR,
412*4882a593Smuzhiyun NONE(RESERVED43),
413*4882a593Smuzhiyun PERIPHC_SBC2,
414*4882a593Smuzhiyun NONE(XIO),
415*4882a593Smuzhiyun PERIPHC_SBC3,
416*4882a593Smuzhiyun PERIPHC_I2C5,
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* 48 */
419*4882a593Smuzhiyun NONE(DSI),
420*4882a593Smuzhiyun NONE(RESERVED49),
421*4882a593Smuzhiyun PERIPHC_HSI,
422*4882a593Smuzhiyun NONE(RESERVED51),
423*4882a593Smuzhiyun NONE(CSI),
424*4882a593Smuzhiyun NONE(RESERVED53),
425*4882a593Smuzhiyun PERIPHC_I2C2,
426*4882a593Smuzhiyun PERIPHC_UART3,
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* 56 */
429*4882a593Smuzhiyun NONE(MIPI_CAL),
430*4882a593Smuzhiyun PERIPHC_EMC,
431*4882a593Smuzhiyun NONE(USB2),
432*4882a593Smuzhiyun NONE(USB3),
433*4882a593Smuzhiyun NONE(RESERVED60),
434*4882a593Smuzhiyun PERIPHC_VDE,
435*4882a593Smuzhiyun NONE(BSEA),
436*4882a593Smuzhiyun NONE(BSEV),
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* Upper word 95:64 */
439*4882a593Smuzhiyun NONE(RESERVED64),
440*4882a593Smuzhiyun PERIPHC_UART4,
441*4882a593Smuzhiyun PERIPHC_UART5,
442*4882a593Smuzhiyun PERIPHC_I2C3,
443*4882a593Smuzhiyun PERIPHC_SBC4,
444*4882a593Smuzhiyun PERIPHC_SDMMC3,
445*4882a593Smuzhiyun NONE(PCIE),
446*4882a593Smuzhiyun PERIPHC_OWR,
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* 72 */
449*4882a593Smuzhiyun NONE(AFI),
450*4882a593Smuzhiyun PERIPHC_CSITE,
451*4882a593Smuzhiyun NONE(PCIEXCLK),
452*4882a593Smuzhiyun NONE(AVPUCQ),
453*4882a593Smuzhiyun NONE(LA),
454*4882a593Smuzhiyun NONE(TRACECLKIN),
455*4882a593Smuzhiyun NONE(SOC_THERM),
456*4882a593Smuzhiyun NONE(DTV),
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /* 80 */
459*4882a593Smuzhiyun NONE(RESERVED80),
460*4882a593Smuzhiyun PERIPHC_I2CSLOW,
461*4882a593Smuzhiyun NONE(DSIB),
462*4882a593Smuzhiyun PERIPHC_TSEC,
463*4882a593Smuzhiyun NONE(RESERVED84),
464*4882a593Smuzhiyun NONE(RESERVED85),
465*4882a593Smuzhiyun NONE(RESERVED86),
466*4882a593Smuzhiyun NONE(EMUCIF),
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* 88 */
469*4882a593Smuzhiyun NONE(RESERVED88),
470*4882a593Smuzhiyun NONE(XUSB_HOST),
471*4882a593Smuzhiyun NONE(RESERVED90),
472*4882a593Smuzhiyun PERIPHC_MSENC,
473*4882a593Smuzhiyun NONE(RESERVED92),
474*4882a593Smuzhiyun NONE(RESERVED93),
475*4882a593Smuzhiyun NONE(RESERVED94),
476*4882a593Smuzhiyun NONE(XUSB_DEV),
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* V word: 31:0 */
479*4882a593Smuzhiyun NONE(CPUG),
480*4882a593Smuzhiyun NONE(CPULP),
481*4882a593Smuzhiyun NONE(V_RESERVED2),
482*4882a593Smuzhiyun PERIPHC_MSELECT,
483*4882a593Smuzhiyun NONE(V_RESERVED4),
484*4882a593Smuzhiyun PERIPHC_I2S4,
485*4882a593Smuzhiyun PERIPHC_I2S5,
486*4882a593Smuzhiyun PERIPHC_I2C4,
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* 104 */
489*4882a593Smuzhiyun PERIPHC_SBC5,
490*4882a593Smuzhiyun PERIPHC_SBC6,
491*4882a593Smuzhiyun PERIPHC_AUDIO,
492*4882a593Smuzhiyun NONE(APBIF),
493*4882a593Smuzhiyun NONE(V_RESERVED12),
494*4882a593Smuzhiyun NONE(V_RESERVED13),
495*4882a593Smuzhiyun NONE(V_RESERVED14),
496*4882a593Smuzhiyun PERIPHC_HDA2CODEC2X,
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* 112 */
499*4882a593Smuzhiyun NONE(ATOMICS),
500*4882a593Smuzhiyun NONE(V_RESERVED17),
501*4882a593Smuzhiyun NONE(V_RESERVED18),
502*4882a593Smuzhiyun NONE(V_RESERVED19),
503*4882a593Smuzhiyun NONE(V_RESERVED20),
504*4882a593Smuzhiyun NONE(V_RESERVED21),
505*4882a593Smuzhiyun NONE(V_RESERVED22),
506*4882a593Smuzhiyun PERIPHC_ACTMON,
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* 120 */
509*4882a593Smuzhiyun NONE(EXTPERIPH1),
510*4882a593Smuzhiyun NONE(EXTPERIPH2),
511*4882a593Smuzhiyun NONE(EXTPERIPH3),
512*4882a593Smuzhiyun NONE(OOB),
513*4882a593Smuzhiyun PERIPHC_SATA,
514*4882a593Smuzhiyun PERIPHC_HDA,
515*4882a593Smuzhiyun NONE(TZRAM),
516*4882a593Smuzhiyun NONE(SE),
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* W word: 31:0 */
519*4882a593Smuzhiyun NONE(HDA2HDMICODEC),
520*4882a593Smuzhiyun NONE(SATACOLD),
521*4882a593Smuzhiyun NONE(W_RESERVED2),
522*4882a593Smuzhiyun NONE(W_RESERVED3),
523*4882a593Smuzhiyun NONE(W_RESERVED4),
524*4882a593Smuzhiyun NONE(W_RESERVED5),
525*4882a593Smuzhiyun NONE(W_RESERVED6),
526*4882a593Smuzhiyun NONE(W_RESERVED7),
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /* 136 */
529*4882a593Smuzhiyun NONE(CEC),
530*4882a593Smuzhiyun NONE(W_RESERVED9),
531*4882a593Smuzhiyun NONE(W_RESERVED10),
532*4882a593Smuzhiyun NONE(W_RESERVED11),
533*4882a593Smuzhiyun NONE(W_RESERVED12),
534*4882a593Smuzhiyun NONE(W_RESERVED13),
535*4882a593Smuzhiyun NONE(XUSB_PADCTL),
536*4882a593Smuzhiyun NONE(W_RESERVED15),
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /* 144 */
539*4882a593Smuzhiyun NONE(W_RESERVED16),
540*4882a593Smuzhiyun NONE(W_RESERVED17),
541*4882a593Smuzhiyun NONE(W_RESERVED18),
542*4882a593Smuzhiyun NONE(W_RESERVED19),
543*4882a593Smuzhiyun NONE(W_RESERVED20),
544*4882a593Smuzhiyun NONE(ENTROPY),
545*4882a593Smuzhiyun NONE(DDS),
546*4882a593Smuzhiyun NONE(W_RESERVED23),
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* 152 */
549*4882a593Smuzhiyun NONE(W_RESERVED24),
550*4882a593Smuzhiyun NONE(W_RESERVED25),
551*4882a593Smuzhiyun NONE(W_RESERVED26),
552*4882a593Smuzhiyun NONE(DVFS),
553*4882a593Smuzhiyun NONE(XUSB_SS),
554*4882a593Smuzhiyun NONE(W_RESERVED29),
555*4882a593Smuzhiyun NONE(W_RESERVED30),
556*4882a593Smuzhiyun NONE(W_RESERVED31),
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* X word: 31:0 */
559*4882a593Smuzhiyun NONE(SPARE),
560*4882a593Smuzhiyun NONE(X_RESERVED1),
561*4882a593Smuzhiyun NONE(X_RESERVED2),
562*4882a593Smuzhiyun NONE(X_RESERVED3),
563*4882a593Smuzhiyun NONE(CAM_MCLK),
564*4882a593Smuzhiyun NONE(CAM_MCLK2),
565*4882a593Smuzhiyun PERIPHC_I2C6,
566*4882a593Smuzhiyun NONE(X_RESERVED7),
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* 168 */
569*4882a593Smuzhiyun NONE(X_RESERVED8),
570*4882a593Smuzhiyun NONE(X_RESERVED9),
571*4882a593Smuzhiyun NONE(X_RESERVED10),
572*4882a593Smuzhiyun NONE(VIM2_CLK),
573*4882a593Smuzhiyun NONE(X_RESERVED12),
574*4882a593Smuzhiyun NONE(X_RESERVED13),
575*4882a593Smuzhiyun NONE(EMC_DLL),
576*4882a593Smuzhiyun NONE(X_RESERVED15),
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /* 176 */
579*4882a593Smuzhiyun NONE(X_RESERVED16),
580*4882a593Smuzhiyun NONE(CLK72MHZ),
581*4882a593Smuzhiyun NONE(VIC),
582*4882a593Smuzhiyun NONE(X_RESERVED19),
583*4882a593Smuzhiyun NONE(X_RESERVED20),
584*4882a593Smuzhiyun NONE(DPAUX),
585*4882a593Smuzhiyun NONE(SOR0),
586*4882a593Smuzhiyun NONE(X_RESERVED23),
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /* 184 */
589*4882a593Smuzhiyun NONE(GPU),
590*4882a593Smuzhiyun NONE(X_RESERVED25),
591*4882a593Smuzhiyun NONE(X_RESERVED26),
592*4882a593Smuzhiyun NONE(X_RESERVED27),
593*4882a593Smuzhiyun NONE(X_RESERVED28),
594*4882a593Smuzhiyun NONE(X_RESERVED29),
595*4882a593Smuzhiyun NONE(X_RESERVED30),
596*4882a593Smuzhiyun NONE(X_RESERVED31),
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* Y: 192 (192 - 223) */
599*4882a593Smuzhiyun NONE(Y_RESERVED0),
600*4882a593Smuzhiyun PERIPHC_SDMMC_LEGACY_TM,
601*4882a593Smuzhiyun PERIPHC_NVDEC,
602*4882a593Smuzhiyun PERIPHC_NVJPG,
603*4882a593Smuzhiyun NONE(Y_RESERVED4),
604*4882a593Smuzhiyun PERIPHC_DMIC3, /* 197 */
605*4882a593Smuzhiyun PERIPHC_APE, /* 198 */
606*4882a593Smuzhiyun NONE(Y_RESERVED7),
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /* 200 */
609*4882a593Smuzhiyun NONE(Y_RESERVED8),
610*4882a593Smuzhiyun NONE(Y_RESERVED9),
611*4882a593Smuzhiyun NONE(Y_RESERVED10),
612*4882a593Smuzhiyun NONE(Y_RESERVED11),
613*4882a593Smuzhiyun NONE(Y_RESERVED12),
614*4882a593Smuzhiyun NONE(Y_RESERVED13),
615*4882a593Smuzhiyun NONE(Y_RESERVED14),
616*4882a593Smuzhiyun NONE(Y_RESERVED15),
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /* 208 */
619*4882a593Smuzhiyun PERIPHC_VI_I2C, /* 208 */
620*4882a593Smuzhiyun NONE(Y_RESERVED17),
621*4882a593Smuzhiyun NONE(Y_RESERVED18),
622*4882a593Smuzhiyun PERIPHC_QSPI, /* 211 */
623*4882a593Smuzhiyun NONE(Y_RESERVED20),
624*4882a593Smuzhiyun NONE(Y_RESERVED21),
625*4882a593Smuzhiyun NONE(Y_RESERVED22),
626*4882a593Smuzhiyun NONE(Y_RESERVED23),
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* 216 */
629*4882a593Smuzhiyun NONE(Y_RESERVED24),
630*4882a593Smuzhiyun NONE(Y_RESERVED25),
631*4882a593Smuzhiyun NONE(Y_RESERVED26),
632*4882a593Smuzhiyun PERIPHC_NVENC, /* 219 */
633*4882a593Smuzhiyun NONE(Y_RESERVED28),
634*4882a593Smuzhiyun NONE(Y_RESERVED29),
635*4882a593Smuzhiyun NONE(Y_RESERVED30),
636*4882a593Smuzhiyun NONE(Y_RESERVED31),
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /*
640*4882a593Smuzhiyun * PLL divider shift/mask tables for all PLL IDs.
641*4882a593Smuzhiyun */
642*4882a593Smuzhiyun struct clk_pll_info tegra_pll_info_table[CLOCK_ID_PLL_COUNT] = {
643*4882a593Smuzhiyun /*
644*4882a593Smuzhiyun * NOTE: If kcp_mask/kvco_mask == 0, they're not used in that PLL (PLLC, etc.)
645*4882a593Smuzhiyun * If lock_ena or lock_det are >31, they're not used in that PLL (PLLC, etc.)
646*4882a593Smuzhiyun */
647*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 10, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x1F,
648*4882a593Smuzhiyun .lock_ena = 32, .lock_det = 27, .kcp_shift = 0, .kcp_mask = 0, .kvco_shift = 0, .kvco_mask = 0 }, /* PLLC */
649*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x1F,
650*4882a593Smuzhiyun .lock_ena = 4, .lock_det = 27, .kcp_shift = 1, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLM */
651*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 10, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x1F,
652*4882a593Smuzhiyun .lock_ena = 18, .lock_det = 27, .kcp_shift = 0, .kcp_mask = 3, .kvco_shift = 2, .kvco_mask = 1 }, /* PLLP */
653*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x1F,
654*4882a593Smuzhiyun .lock_ena = 28, .lock_det = 27, .kcp_shift = 25, .kcp_mask = 3, .kvco_shift = 24, .kvco_mask = 1 }, /* PLLA */
655*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 16, .p_mask = 0x1F,
656*4882a593Smuzhiyun .lock_ena = 29, .lock_det = 27, .kcp_shift = 25, .kcp_mask = 3, .kvco_shift = 24, .kvco_mask = 1 }, /* PLLU */
657*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 11, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x07,
658*4882a593Smuzhiyun .lock_ena = 18, .lock_det = 27, .kcp_shift = 23, .kcp_mask = 3, .kvco_shift = 22, .kvco_mask = 1 }, /* PLLD */
659*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x1F,
660*4882a593Smuzhiyun .lock_ena = 18, .lock_det = 27, .kcp_shift = 1, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLX */
661*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 0, .p_mask = 0,
662*4882a593Smuzhiyun .lock_ena = 9, .lock_det = 11, .kcp_shift = 6, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLE */
663*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0, .n_shift = 0, .n_mask = 0, .p_shift = 0, .p_mask = 0,
664*4882a593Smuzhiyun .lock_ena = 0, .lock_det = 0, .kcp_shift = 0, .kcp_mask = 0, .kvco_shift = 0, .kvco_mask = 0 }, /* PLLS (gone)*/
665*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 19, .p_mask = 0x1F,
666*4882a593Smuzhiyun .lock_ena = 30, .lock_det = 27, .kcp_shift = 25, .kcp_mask = 3, .kvco_shift = 24, .kvco_mask = 1 }, /* PLLDP */
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /*
670*4882a593Smuzhiyun * Get the oscillator frequency, from the corresponding hardware configuration
671*4882a593Smuzhiyun * field. Note that Tegra30+ support 3 new higher freqs, but we map back
672*4882a593Smuzhiyun * to the old T20 freqs. Support for the higher oscillators is TBD.
673*4882a593Smuzhiyun */
clock_get_osc_freq(void)674*4882a593Smuzhiyun enum clock_osc_freq clock_get_osc_freq(void)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
677*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
678*4882a593Smuzhiyun u32 reg;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun reg = readl(&clkrst->crc_osc_ctrl);
681*4882a593Smuzhiyun reg = (reg & OSC_FREQ_MASK) >> OSC_FREQ_SHIFT;
682*4882a593Smuzhiyun /*
683*4882a593Smuzhiyun * 0 = 13MHz, 1 = 16.8MHz, 4 = 19.2MHz, 5 = 38.4MHz,
684*4882a593Smuzhiyun * 8 = 12MHz, 9 = 48MHz, 12 = 26MHz
685*4882a593Smuzhiyun */
686*4882a593Smuzhiyun if (reg == 5) {
687*4882a593Smuzhiyun debug("OSC_FREQ is 38.4MHz (%d) ...\n", reg);
688*4882a593Smuzhiyun /* Map it to the 5th CLOCK_OSC_ enum, i.e. 4 */
689*4882a593Smuzhiyun return 4;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /*
693*4882a593Smuzhiyun * Map to most common (T20) freqs (except 38.4, handled above):
694*4882a593Smuzhiyun * 13/16.8 = 0, 19.2 = 1, 12/48 = 2, 26 = 3
695*4882a593Smuzhiyun */
696*4882a593Smuzhiyun return reg >> 2;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun /* Returns a pointer to the clock source register for a peripheral */
get_periph_source_reg(enum periph_id periph_id)700*4882a593Smuzhiyun u32 *get_periph_source_reg(enum periph_id periph_id)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
703*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
704*4882a593Smuzhiyun enum periphc_internal_id internal_id;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* Coresight is a special case */
707*4882a593Smuzhiyun if (periph_id == PERIPH_ID_CSI)
708*4882a593Smuzhiyun return &clkrst->crc_clk_src[PERIPH_ID_CSI+1];
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun assert(periph_id >= PERIPH_ID_FIRST && periph_id < PERIPH_ID_COUNT);
711*4882a593Smuzhiyun internal_id = INTERNAL_ID(periph_id_to_internal_id[periph_id]);
712*4882a593Smuzhiyun assert(internal_id != -1);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (internal_id < PERIPHC_VW_FIRST)
715*4882a593Smuzhiyun /* L, H, U */
716*4882a593Smuzhiyun return &clkrst->crc_clk_src[internal_id];
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun if (internal_id < PERIPHC_X_FIRST) {
719*4882a593Smuzhiyun /* VW */
720*4882a593Smuzhiyun internal_id -= PERIPHC_VW_FIRST;
721*4882a593Smuzhiyun return &clkrst->crc_clk_src_vw[internal_id];
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun if (internal_id < PERIPHC_Y_FIRST) {
725*4882a593Smuzhiyun /* X */
726*4882a593Smuzhiyun internal_id -= PERIPHC_X_FIRST;
727*4882a593Smuzhiyun return &clkrst->crc_clk_src_x[internal_id];
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /* Y */
731*4882a593Smuzhiyun internal_id -= PERIPHC_Y_FIRST;
732*4882a593Smuzhiyun return &clkrst->crc_clk_src_y[internal_id];
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
get_periph_clock_info(enum periph_id periph_id,int * mux_bits,int * divider_bits,int * type)735*4882a593Smuzhiyun int get_periph_clock_info(enum periph_id periph_id, int *mux_bits,
736*4882a593Smuzhiyun int *divider_bits, int *type)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun enum periphc_internal_id internal_id;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun if (!clock_periph_id_isvalid(periph_id))
741*4882a593Smuzhiyun return -1;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun internal_id = periph_id_to_internal_id[periph_id];
744*4882a593Smuzhiyun if (!periphc_internal_id_isvalid(internal_id))
745*4882a593Smuzhiyun return -1;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun *type = clock_periph_type[internal_id];
748*4882a593Smuzhiyun if (!clock_type_id_isvalid(*type))
749*4882a593Smuzhiyun return -1;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun *mux_bits = clock_source[*type][CLOCK_MAX_MUX];
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (*type == CLOCK_TYPE_PC2CC3M_T16)
754*4882a593Smuzhiyun *divider_bits = 16;
755*4882a593Smuzhiyun else
756*4882a593Smuzhiyun *divider_bits = 8;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun return 0;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
get_periph_clock_id(enum periph_id periph_id,int source)761*4882a593Smuzhiyun enum clock_id get_periph_clock_id(enum periph_id periph_id, int source)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun enum periphc_internal_id internal_id;
764*4882a593Smuzhiyun int type;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (!clock_periph_id_isvalid(periph_id))
767*4882a593Smuzhiyun return CLOCK_ID_NONE;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun internal_id = periph_id_to_internal_id[periph_id];
770*4882a593Smuzhiyun if (!periphc_internal_id_isvalid(internal_id))
771*4882a593Smuzhiyun return CLOCK_ID_NONE;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun type = clock_periph_type[internal_id];
774*4882a593Smuzhiyun if (!clock_type_id_isvalid(type))
775*4882a593Smuzhiyun return CLOCK_ID_NONE;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun return clock_source[type][source];
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /**
781*4882a593Smuzhiyun * Given a peripheral ID and the required source clock, this returns which
782*4882a593Smuzhiyun * value should be programmed into the source mux for that peripheral.
783*4882a593Smuzhiyun *
784*4882a593Smuzhiyun * There is special code here to handle the one source type with 5 sources.
785*4882a593Smuzhiyun *
786*4882a593Smuzhiyun * @param periph_id peripheral to start
787*4882a593Smuzhiyun * @param source PLL id of required parent clock
788*4882a593Smuzhiyun * @param mux_bits Set to number of bits in mux register: 2 or 4
789*4882a593Smuzhiyun * @param divider_bits Set to number of divider bits (8 or 16)
790*4882a593Smuzhiyun * @return mux value (0-4, or -1 if not found)
791*4882a593Smuzhiyun */
get_periph_clock_source(enum periph_id periph_id,enum clock_id parent,int * mux_bits,int * divider_bits)792*4882a593Smuzhiyun int get_periph_clock_source(enum periph_id periph_id,
793*4882a593Smuzhiyun enum clock_id parent, int *mux_bits, int *divider_bits)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun enum clock_type_id type;
796*4882a593Smuzhiyun int mux, err;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun err = get_periph_clock_info(periph_id, mux_bits, divider_bits, &type);
799*4882a593Smuzhiyun assert(!err);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun for (mux = 0; mux < CLOCK_MAX_MUX; mux++)
802*4882a593Smuzhiyun if (clock_source[type][mux] == parent)
803*4882a593Smuzhiyun return mux;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* if we get here, either us or the caller has made a mistake */
806*4882a593Smuzhiyun printf("Caller requested bad clock: periph=%d, parent=%d\n", periph_id,
807*4882a593Smuzhiyun parent);
808*4882a593Smuzhiyun return -1;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
clock_set_enable(enum periph_id periph_id,int enable)811*4882a593Smuzhiyun void clock_set_enable(enum periph_id periph_id, int enable)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
814*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
815*4882a593Smuzhiyun u32 *clk;
816*4882a593Smuzhiyun u32 reg;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /* Enable/disable the clock to this peripheral */
819*4882a593Smuzhiyun assert(clock_periph_id_isvalid(periph_id));
820*4882a593Smuzhiyun if ((int)periph_id < (int)PERIPH_ID_VW_FIRST)
821*4882a593Smuzhiyun clk = &clkrst->crc_clk_out_enb[PERIPH_REG(periph_id)];
822*4882a593Smuzhiyun else if ((int)periph_id < (int)PERIPH_ID_X_FIRST)
823*4882a593Smuzhiyun clk = &clkrst->crc_clk_out_enb_vw[PERIPH_REG(periph_id)];
824*4882a593Smuzhiyun else if ((int)periph_id < (int)PERIPH_ID_Y_FIRST)
825*4882a593Smuzhiyun clk = &clkrst->crc_clk_out_enb_x;
826*4882a593Smuzhiyun else
827*4882a593Smuzhiyun clk = &clkrst->crc_clk_out_enb_y;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun reg = readl(clk);
830*4882a593Smuzhiyun if (enable)
831*4882a593Smuzhiyun reg |= PERIPH_MASK(periph_id);
832*4882a593Smuzhiyun else
833*4882a593Smuzhiyun reg &= ~PERIPH_MASK(periph_id);
834*4882a593Smuzhiyun writel(reg, clk);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
reset_set_enable(enum periph_id periph_id,int enable)837*4882a593Smuzhiyun void reset_set_enable(enum periph_id periph_id, int enable)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
840*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
841*4882a593Smuzhiyun u32 *reset;
842*4882a593Smuzhiyun u32 reg;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /* Enable/disable reset to the peripheral */
845*4882a593Smuzhiyun assert(clock_periph_id_isvalid(periph_id));
846*4882a593Smuzhiyun if (periph_id < PERIPH_ID_VW_FIRST)
847*4882a593Smuzhiyun reset = &clkrst->crc_rst_dev[PERIPH_REG(periph_id)];
848*4882a593Smuzhiyun else if ((int)periph_id < (int)PERIPH_ID_X_FIRST)
849*4882a593Smuzhiyun reset = &clkrst->crc_rst_dev_vw[PERIPH_REG(periph_id)];
850*4882a593Smuzhiyun else if ((int)periph_id < (int)PERIPH_ID_Y_FIRST)
851*4882a593Smuzhiyun reset = &clkrst->crc_rst_devices_x;
852*4882a593Smuzhiyun else
853*4882a593Smuzhiyun reset = &clkrst->crc_rst_devices_y;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun reg = readl(reset);
856*4882a593Smuzhiyun if (enable)
857*4882a593Smuzhiyun reg |= PERIPH_MASK(periph_id);
858*4882a593Smuzhiyun else
859*4882a593Smuzhiyun reg &= ~PERIPH_MASK(periph_id);
860*4882a593Smuzhiyun writel(reg, reset);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun #ifdef CONFIG_OF_CONTROL
864*4882a593Smuzhiyun /*
865*4882a593Smuzhiyun * Convert a device tree clock ID to our peripheral ID. They are mostly
866*4882a593Smuzhiyun * the same but we are very cautious so we check that a valid clock ID is
867*4882a593Smuzhiyun * provided.
868*4882a593Smuzhiyun *
869*4882a593Smuzhiyun * @param clk_id Clock ID according to tegra210 device tree binding
870*4882a593Smuzhiyun * @return peripheral ID, or PERIPH_ID_NONE if the clock ID is invalid
871*4882a593Smuzhiyun */
clk_id_to_periph_id(int clk_id)872*4882a593Smuzhiyun enum periph_id clk_id_to_periph_id(int clk_id)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun if (clk_id > PERIPH_ID_COUNT)
875*4882a593Smuzhiyun return PERIPH_ID_NONE;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun switch (clk_id) {
878*4882a593Smuzhiyun case PERIPH_ID_RESERVED4:
879*4882a593Smuzhiyun case PERIPH_ID_RESERVED25:
880*4882a593Smuzhiyun case PERIPH_ID_RESERVED35:
881*4882a593Smuzhiyun case PERIPH_ID_RESERVED36:
882*4882a593Smuzhiyun case PERIPH_ID_RESERVED38:
883*4882a593Smuzhiyun case PERIPH_ID_RESERVED43:
884*4882a593Smuzhiyun case PERIPH_ID_RESERVED49:
885*4882a593Smuzhiyun case PERIPH_ID_RESERVED53:
886*4882a593Smuzhiyun case PERIPH_ID_RESERVED64:
887*4882a593Smuzhiyun case PERIPH_ID_RESERVED84:
888*4882a593Smuzhiyun case PERIPH_ID_RESERVED85:
889*4882a593Smuzhiyun case PERIPH_ID_RESERVED86:
890*4882a593Smuzhiyun case PERIPH_ID_RESERVED88:
891*4882a593Smuzhiyun case PERIPH_ID_RESERVED90:
892*4882a593Smuzhiyun case PERIPH_ID_RESERVED92:
893*4882a593Smuzhiyun case PERIPH_ID_RESERVED93:
894*4882a593Smuzhiyun case PERIPH_ID_RESERVED94:
895*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED2:
896*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED4:
897*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED17:
898*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED18:
899*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED19:
900*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED20:
901*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED21:
902*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED22:
903*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED2:
904*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED3:
905*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED4:
906*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED5:
907*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED6:
908*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED7:
909*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED9:
910*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED10:
911*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED11:
912*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED12:
913*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED13:
914*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED15:
915*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED16:
916*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED17:
917*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED18:
918*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED19:
919*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED20:
920*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED23:
921*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED29:
922*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED30:
923*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED31:
924*4882a593Smuzhiyun return PERIPH_ID_NONE;
925*4882a593Smuzhiyun default:
926*4882a593Smuzhiyun return clk_id;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun #endif /* CONFIG_OF_CONTROL */
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /*
932*4882a593Smuzhiyun * T210 redefines PLLP_OUT2 as PLLP_VCO/DIVP, so do different OUT1-4 setup here.
933*4882a593Smuzhiyun * PLLP_BASE/MISC/etc. is already set up for 408MHz in the BootROM.
934*4882a593Smuzhiyun */
tegra210_setup_pllp(void)935*4882a593Smuzhiyun void tegra210_setup_pllp(void)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
938*4882a593Smuzhiyun u32 reg;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun /* Set PLLP_OUT1, 3 & 4 freqs to 9.6, 102 & 204MHz */
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /* OUT1 */
943*4882a593Smuzhiyun /* Assert RSTN before enable */
944*4882a593Smuzhiyun reg = PLLP_OUT1_RSTN_EN;
945*4882a593Smuzhiyun writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[0]);
946*4882a593Smuzhiyun /* Set divisor and reenable */
947*4882a593Smuzhiyun reg = (IN_408_OUT_9_6_DIVISOR << PLLP_OUT1_RATIO)
948*4882a593Smuzhiyun | PLLP_OUT1_OVR | PLLP_OUT1_CLKEN | PLLP_OUT1_RSTN_DIS;
949*4882a593Smuzhiyun writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[0]);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* OUT3, 4 */
952*4882a593Smuzhiyun /* Assert RSTN before enable */
953*4882a593Smuzhiyun reg = PLLP_OUT4_RSTN_EN | PLLP_OUT3_RSTN_EN;
954*4882a593Smuzhiyun writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[1]);
955*4882a593Smuzhiyun /* Set divisor and reenable */
956*4882a593Smuzhiyun reg = (IN_408_OUT_204_DIVISOR << PLLP_OUT4_RATIO)
957*4882a593Smuzhiyun | PLLP_OUT4_OVR | PLLP_OUT4_CLKEN | PLLP_OUT4_RSTN_DIS
958*4882a593Smuzhiyun | (IN_408_OUT_102_DIVISOR << PLLP_OUT3_RATIO)
959*4882a593Smuzhiyun | PLLP_OUT3_OVR | PLLP_OUT3_CLKEN | PLLP_OUT3_RSTN_DIS;
960*4882a593Smuzhiyun writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[1]);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /*
963*4882a593Smuzhiyun * NOTE: If you want to change PLLP_OUT2 away from 204MHz,
964*4882a593Smuzhiyun * you can change PLLP_BASE DIVP here. Currently defaults
965*4882a593Smuzhiyun * to 1, which is 2^1, or 2, so PLLP_OUT2 is 204MHz.
966*4882a593Smuzhiyun * See Table 13 in section 5.1.4 in T210 TRM for more info.
967*4882a593Smuzhiyun */
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
clock_early_init(void)970*4882a593Smuzhiyun void clock_early_init(void)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
973*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
974*4882a593Smuzhiyun struct clk_pll_info *pllinfo = &tegra_pll_info_table[CLOCK_ID_DISPLAY];
975*4882a593Smuzhiyun u32 data;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun tegra210_setup_pllp();
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun /*
980*4882a593Smuzhiyun * PLLC output frequency set to 600Mhz
981*4882a593Smuzhiyun * PLLD output frequency set to 925Mhz
982*4882a593Smuzhiyun */
983*4882a593Smuzhiyun switch (clock_get_osc_freq()) {
984*4882a593Smuzhiyun case CLOCK_OSC_FREQ_12_0: /* OSC is 12Mhz */
985*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_CGENERAL, 600, 12, 0, 8);
986*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_DISPLAY, 925, 12, 0, 12);
987*4882a593Smuzhiyun break;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun case CLOCK_OSC_FREQ_26_0: /* OSC is 26Mhz */
990*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_CGENERAL, 600, 26, 0, 8);
991*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_DISPLAY, 925, 26, 0, 12);
992*4882a593Smuzhiyun break;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun case CLOCK_OSC_FREQ_13_0: /* OSC is 13Mhz */
995*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_CGENERAL, 600, 13, 0, 8);
996*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_DISPLAY, 925, 13, 0, 12);
997*4882a593Smuzhiyun break;
998*4882a593Smuzhiyun case CLOCK_OSC_FREQ_19_2:
999*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_CGENERAL, 125, 4, 0, 0);
1000*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_DISPLAY, 96, 2, 0, 12);
1001*4882a593Smuzhiyun break;
1002*4882a593Smuzhiyun case CLOCK_OSC_FREQ_38_4:
1003*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_CGENERAL, 125, 8, 0, 0);
1004*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_DISPLAY, 96, 4, 0, 0);
1005*4882a593Smuzhiyun break;
1006*4882a593Smuzhiyun default:
1007*4882a593Smuzhiyun /*
1008*4882a593Smuzhiyun * These are not supported. It is too early to print a
1009*4882a593Smuzhiyun * message and the UART likely won't work anyway due to the
1010*4882a593Smuzhiyun * oscillator being wrong.
1011*4882a593Smuzhiyun */
1012*4882a593Smuzhiyun break;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /* PLLC_MISC1: Turn IDDQ off. NOTE: T210 PLLC_MISC_1 maps to pll_misc */
1016*4882a593Smuzhiyun clrbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_misc,
1017*4882a593Smuzhiyun (1 << PLLC_IDDQ));
1018*4882a593Smuzhiyun udelay(2);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun /*
1021*4882a593Smuzhiyun * PLLC_MISC: Take PLLC out of reset. NOTE: T210 PLLC_MISC maps
1022*4882a593Smuzhiyun * to pll_out[1]
1023*4882a593Smuzhiyun */
1024*4882a593Smuzhiyun clrbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_out[1],
1025*4882a593Smuzhiyun (1 << PLLC_RESET));
1026*4882a593Smuzhiyun udelay(2);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /* PLLD_MISC: Set CLKENABLE and LOCK_DETECT bits */
1029*4882a593Smuzhiyun data = (1 << PLLD_ENABLE_CLK) | (1 << pllinfo->lock_ena);
1030*4882a593Smuzhiyun writel(data, &clkrst->crc_pll[CLOCK_ID_DISPLAY].pll_misc);
1031*4882a593Smuzhiyun udelay(2);
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
clk_m_get_rate(unsigned parent_rate)1034*4882a593Smuzhiyun unsigned int clk_m_get_rate(unsigned parent_rate)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
1037*4882a593Smuzhiyun u32 value, div;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun value = readl(&clkrst->crc_spare_reg0);
1040*4882a593Smuzhiyun div = ((value >> 2) & 0x3) + 1;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun return parent_rate / div;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
arch_timer_init(void)1045*4882a593Smuzhiyun void arch_timer_init(void)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun struct sysctr_ctlr *sysctr = (struct sysctr_ctlr *)NV_PA_TSC_BASE;
1048*4882a593Smuzhiyun u32 freq, val;
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun freq = clock_get_rate(CLOCK_ID_CLK_M);
1051*4882a593Smuzhiyun debug("%s: clk_m freq is %dHz [0x%08X]\n", __func__, freq, freq);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun if (current_el() == 3)
1054*4882a593Smuzhiyun asm("msr cntfrq_el0, %0\n" : : "r" (freq));
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun /* Only Tegra114+ has the System Counter regs */
1057*4882a593Smuzhiyun debug("%s: setting CNTFID0 to 0x%08X\n", __func__, freq);
1058*4882a593Smuzhiyun writel(freq, &sysctr->cntfid0);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun val = readl(&sysctr->cntcr);
1061*4882a593Smuzhiyun val |= TSC_CNTCR_ENABLE | TSC_CNTCR_HDBG;
1062*4882a593Smuzhiyun writel(val, &sysctr->cntcr);
1063*4882a593Smuzhiyun debug("%s: TSC CNTCR = 0x%08X\n", __func__, val);
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun #define PLLREFE_MISC 0x4c8
1067*4882a593Smuzhiyun #define PLLREFE_MISC_LOCK BIT(27)
1068*4882a593Smuzhiyun #define PLLREFE_MISC_IDDQ BIT(24)
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun #define PLLREFE_BASE 0x4c4
1071*4882a593Smuzhiyun #define PLLREFE_BASE_BYPASS BIT(31)
1072*4882a593Smuzhiyun #define PLLREFE_BASE_ENABLE BIT(30)
1073*4882a593Smuzhiyun #define PLLREFE_BASE_REF_DIS BIT(29)
1074*4882a593Smuzhiyun #define PLLREFE_BASE_KCP(kcp) (((kcp) & 0x3) << 27)
1075*4882a593Smuzhiyun #define PLLREFE_BASE_KVCO BIT(26)
1076*4882a593Smuzhiyun #define PLLREFE_BASE_DIVP(p) (((p) & 0x1f) << 16)
1077*4882a593Smuzhiyun #define PLLREFE_BASE_DIVN(n) (((n) & 0xff) << 8)
1078*4882a593Smuzhiyun #define PLLREFE_BASE_DIVM(m) (((m) & 0xff) << 0)
1079*4882a593Smuzhiyun
tegra_pllref_enable(void)1080*4882a593Smuzhiyun static int tegra_pllref_enable(void)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun u32 value;
1083*4882a593Smuzhiyun unsigned long start;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun /*
1086*4882a593Smuzhiyun * This sequence comes from Tegra X1 TRM section "Cold Boot, with no
1087*4882a593Smuzhiyun * Recovery Mode or Boot from USB", sub-section "PLLREFE".
1088*4882a593Smuzhiyun */
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLREFE_MISC);
1091*4882a593Smuzhiyun value &= ~PLLREFE_MISC_IDDQ;
1092*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLREFE_MISC);
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun udelay(5);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun value = PLLREFE_BASE_ENABLE |
1097*4882a593Smuzhiyun PLLREFE_BASE_KCP(0) |
1098*4882a593Smuzhiyun PLLREFE_BASE_DIVP(0) |
1099*4882a593Smuzhiyun PLLREFE_BASE_DIVN(0x41) |
1100*4882a593Smuzhiyun PLLREFE_BASE_DIVM(4);
1101*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLREFE_BASE);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun debug("waiting for pllrefe lock\n");
1104*4882a593Smuzhiyun start = get_timer(0);
1105*4882a593Smuzhiyun while (get_timer(start) < 250) {
1106*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLREFE_MISC);
1107*4882a593Smuzhiyun if (value & PLLREFE_MISC_LOCK)
1108*4882a593Smuzhiyun break;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun if (!(value & PLLREFE_MISC_LOCK)) {
1111*4882a593Smuzhiyun debug(" timeout\n");
1112*4882a593Smuzhiyun return -ETIMEDOUT;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun debug(" done\n");
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun return 0;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun #define PLLE_SS_CNTL 0x68
1120*4882a593Smuzhiyun #define PLLE_SS_CNTL_SSCINCINTR(x) (((x) & 0x3f) << 24)
1121*4882a593Smuzhiyun #define PLLE_SS_CNTL_SSCINC(x) (((x) & 0xff) << 16)
1122*4882a593Smuzhiyun #define PLLE_SS_CNTL_SSCINVERT (1 << 15)
1123*4882a593Smuzhiyun #define PLLE_SS_CNTL_SSCCENTER (1 << 14)
1124*4882a593Smuzhiyun #define PLLE_SS_CNTL_SSCBYP (1 << 12)
1125*4882a593Smuzhiyun #define PLLE_SS_CNTL_INTERP_RESET (1 << 11)
1126*4882a593Smuzhiyun #define PLLE_SS_CNTL_BYPASS_SS (1 << 10)
1127*4882a593Smuzhiyun #define PLLE_SS_CNTL_SSCMAX(x) (((x) & 0x1ff) << 0)
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun #define PLLE_BASE 0x0e8
1130*4882a593Smuzhiyun #define PLLE_BASE_ENABLE (1 << 31)
1131*4882a593Smuzhiyun #define PLLE_BASE_PLDIV_CML(x) (((x) & 0x1f) << 24)
1132*4882a593Smuzhiyun #define PLLE_BASE_NDIV(x) (((x) & 0xff) << 8)
1133*4882a593Smuzhiyun #define PLLE_BASE_MDIV(x) (((x) & 0xff) << 0)
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun #define PLLE_MISC 0x0ec
1136*4882a593Smuzhiyun #define PLLE_MISC_IDDQ_SWCTL (1 << 14)
1137*4882a593Smuzhiyun #define PLLE_MISC_IDDQ_OVERRIDE_VALUE (1 << 13)
1138*4882a593Smuzhiyun #define PLLE_MISC_LOCK (1 << 11)
1139*4882a593Smuzhiyun #define PLLE_PTS (1 << 8)
1140*4882a593Smuzhiyun #define PLLE_MISC_KCP(x) (((x) & 0x3) << 6)
1141*4882a593Smuzhiyun #define PLLE_MISC_VREG_CTRL(x) (((x) & 0x3) << 2)
1142*4882a593Smuzhiyun #define PLLE_MISC_KVCO (1 << 0)
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun #define PLLE_AUX 0x48c
1145*4882a593Smuzhiyun #define PLLE_AUX_SS_SEQ_INCLUDE (1 << 31)
1146*4882a593Smuzhiyun #define PLLE_AUX_REF_SEL_PLLREFE (1 << 28)
1147*4882a593Smuzhiyun #define PLLE_AUX_SEQ_ENABLE (1 << 24)
1148*4882a593Smuzhiyun #define PLLE_AUX_SS_SWCTL (1 << 6)
1149*4882a593Smuzhiyun #define PLLE_AUX_ENABLE_SWCTL (1 << 4)
1150*4882a593Smuzhiyun #define PLLE_AUX_USE_LOCKDET (1 << 3)
1151*4882a593Smuzhiyun
tegra_plle_enable(void)1152*4882a593Smuzhiyun int tegra_plle_enable(void)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun u32 value;
1155*4882a593Smuzhiyun unsigned long start;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* PLLREF feeds PLLE */
1158*4882a593Smuzhiyun tegra_pllref_enable();
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun /*
1161*4882a593Smuzhiyun * This sequence comes from Tegra X1 TRM section "Cold Boot, with no
1162*4882a593Smuzhiyun * Recovery Mode or Boot from USB", sub-section "PLLEs".
1163*4882a593Smuzhiyun */
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun /* 1. Select XTAL as the source */
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_AUX);
1168*4882a593Smuzhiyun value &= ~PLLE_AUX_REF_SEL_PLLREFE;
1169*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_AUX);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
1172*4882a593Smuzhiyun value &= ~PLLE_MISC_IDDQ_OVERRIDE_VALUE;
1173*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_MISC);
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun /* 2. Wait 5 us */
1176*4882a593Smuzhiyun udelay(5);
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun /*
1179*4882a593Smuzhiyun * 3. Program the following registers to generate a low jitter 100MHz
1180*4882a593Smuzhiyun * clock.
1181*4882a593Smuzhiyun */
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
1184*4882a593Smuzhiyun value &= ~PLLE_BASE_PLDIV_CML(0x1f);
1185*4882a593Smuzhiyun value &= ~PLLE_BASE_NDIV(0xff);
1186*4882a593Smuzhiyun value &= ~PLLE_BASE_MDIV(0xff);
1187*4882a593Smuzhiyun value |= PLLE_BASE_PLDIV_CML(0xe);
1188*4882a593Smuzhiyun value |= PLLE_BASE_NDIV(0x7d);
1189*4882a593Smuzhiyun value |= PLLE_BASE_MDIV(2);
1190*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
1193*4882a593Smuzhiyun value |= PLLE_PTS;
1194*4882a593Smuzhiyun value &= ~PLLE_MISC_KCP(3);
1195*4882a593Smuzhiyun value &= ~PLLE_MISC_VREG_CTRL(3);
1196*4882a593Smuzhiyun value &= ~PLLE_MISC_KVCO;
1197*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_MISC);
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
1200*4882a593Smuzhiyun value |= PLLE_BASE_ENABLE;
1201*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun /* 4. Wait for LOCK */
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun debug("waiting for plle lock\n");
1206*4882a593Smuzhiyun start = get_timer(0);
1207*4882a593Smuzhiyun while (get_timer(start) < 250) {
1208*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
1209*4882a593Smuzhiyun if (value & PLLE_MISC_LOCK)
1210*4882a593Smuzhiyun break;
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun if (!(value & PLLE_MISC_LOCK)) {
1213*4882a593Smuzhiyun debug(" timeout\n");
1214*4882a593Smuzhiyun return -ETIMEDOUT;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun debug(" done\n");
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun /* 5. Enable SSA */
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1221*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_SSCINC(0xff);
1222*4882a593Smuzhiyun value |= PLLE_SS_CNTL_SSCINC(1);
1223*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_SSCINCINTR(0x3f);
1224*4882a593Smuzhiyun value |= PLLE_SS_CNTL_SSCINCINTR(0x23);
1225*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_SSCMAX(0x1fff);
1226*4882a593Smuzhiyun value |= PLLE_SS_CNTL_SSCMAX(0x21);
1227*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_SSCINVERT;
1228*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_SSCCENTER;
1229*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_BYPASS_SS;
1230*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_SSCBYP;
1231*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /* 6. Wait 300 ns */
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun udelay(1);
1236*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_INTERP_RESET;
1237*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /* 7. Enable HW power sequencer for PLLE */
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
1242*4882a593Smuzhiyun value &= ~PLLE_MISC_IDDQ_SWCTL;
1243*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_MISC);
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_AUX);
1246*4882a593Smuzhiyun value &= ~PLLE_AUX_SS_SWCTL;
1247*4882a593Smuzhiyun value &= ~PLLE_AUX_ENABLE_SWCTL;
1248*4882a593Smuzhiyun value |= PLLE_AUX_SS_SEQ_INCLUDE;
1249*4882a593Smuzhiyun value |= PLLE_AUX_USE_LOCKDET;
1250*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_AUX);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun /* 8. Wait 1 us */
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun udelay(1);
1255*4882a593Smuzhiyun value |= PLLE_AUX_SEQ_ENABLE;
1256*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_AUX);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun return 0;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun struct periph_clk_init periph_clk_init_table[] = {
1262*4882a593Smuzhiyun { PERIPH_ID_SBC1, CLOCK_ID_PERIPH },
1263*4882a593Smuzhiyun { PERIPH_ID_SBC2, CLOCK_ID_PERIPH },
1264*4882a593Smuzhiyun { PERIPH_ID_SBC3, CLOCK_ID_PERIPH },
1265*4882a593Smuzhiyun { PERIPH_ID_SBC4, CLOCK_ID_PERIPH },
1266*4882a593Smuzhiyun { PERIPH_ID_SBC5, CLOCK_ID_PERIPH },
1267*4882a593Smuzhiyun { PERIPH_ID_SBC6, CLOCK_ID_PERIPH },
1268*4882a593Smuzhiyun { PERIPH_ID_HOST1X, CLOCK_ID_PERIPH },
1269*4882a593Smuzhiyun { PERIPH_ID_DISP1, CLOCK_ID_CGENERAL },
1270*4882a593Smuzhiyun { PERIPH_ID_SDMMC1, CLOCK_ID_PERIPH },
1271*4882a593Smuzhiyun { PERIPH_ID_SDMMC2, CLOCK_ID_PERIPH },
1272*4882a593Smuzhiyun { PERIPH_ID_SDMMC3, CLOCK_ID_PERIPH },
1273*4882a593Smuzhiyun { PERIPH_ID_SDMMC4, CLOCK_ID_PERIPH },
1274*4882a593Smuzhiyun { PERIPH_ID_PWM, CLOCK_ID_SFROM32KHZ },
1275*4882a593Smuzhiyun { PERIPH_ID_I2C1, CLOCK_ID_PERIPH },
1276*4882a593Smuzhiyun { PERIPH_ID_I2C2, CLOCK_ID_PERIPH },
1277*4882a593Smuzhiyun { PERIPH_ID_I2C3, CLOCK_ID_PERIPH },
1278*4882a593Smuzhiyun { PERIPH_ID_I2C4, CLOCK_ID_PERIPH },
1279*4882a593Smuzhiyun { PERIPH_ID_I2C5, CLOCK_ID_PERIPH },
1280*4882a593Smuzhiyun { PERIPH_ID_I2C6, CLOCK_ID_PERIPH },
1281*4882a593Smuzhiyun { -1, },
1282*4882a593Smuzhiyun };
1283