xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-tegra/tegra20/clock.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2011 The Chromium OS Authors.
3*4882a593Smuzhiyun  * (C) Copyright 2010-2015
4*4882a593Smuzhiyun  * NVIDIA Corporation <www.nvidia.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /* Tegra20 Clock control functions */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/arch/clock.h>
15*4882a593Smuzhiyun #include <asm/arch/tegra.h>
16*4882a593Smuzhiyun #include <asm/arch-tegra/clk_rst.h>
17*4882a593Smuzhiyun #include <asm/arch-tegra/timer.h>
18*4882a593Smuzhiyun #include <div64.h>
19*4882a593Smuzhiyun #include <fdtdec.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun  * Clock types that we can use as a source. The Tegra20 has muxes for the
23*4882a593Smuzhiyun  * peripheral clocks, and in most cases there are four options for the clock
24*4882a593Smuzhiyun  * source. This gives us a clock 'type' and exploits what commonality exists
25*4882a593Smuzhiyun  * in the device.
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * Letters are obvious, except for T which means CLK_M, and S which means the
28*4882a593Smuzhiyun  * clock derived from 32KHz. Beware that CLK_M (also called OSC in the
29*4882a593Smuzhiyun  * datasheet) and PLL_M are different things. The former is the basic
30*4882a593Smuzhiyun  * clock supplied to the SOC from an external oscillator. The latter is the
31*4882a593Smuzhiyun  * memory clock PLL.
32*4882a593Smuzhiyun  *
33*4882a593Smuzhiyun  * See definitions in clock_id in the header file.
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun enum clock_type_id {
36*4882a593Smuzhiyun 	CLOCK_TYPE_AXPT,	/* PLL_A, PLL_X, PLL_P, CLK_M */
37*4882a593Smuzhiyun 	CLOCK_TYPE_MCPA,	/* and so on */
38*4882a593Smuzhiyun 	CLOCK_TYPE_MCPT,
39*4882a593Smuzhiyun 	CLOCK_TYPE_PCM,
40*4882a593Smuzhiyun 	CLOCK_TYPE_PCMT,
41*4882a593Smuzhiyun 	CLOCK_TYPE_PCMT16,	/* CLOCK_TYPE_PCMT with 16-bit divider */
42*4882a593Smuzhiyun 	CLOCK_TYPE_PCXTS,
43*4882a593Smuzhiyun 	CLOCK_TYPE_PDCT,
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	CLOCK_TYPE_COUNT,
46*4882a593Smuzhiyun 	CLOCK_TYPE_NONE = -1,	/* invalid clock type */
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun enum {
50*4882a593Smuzhiyun 	CLOCK_MAX_MUX	= 4	/* number of source options for each clock */
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun  * Clock source mux for each clock type. This just converts our enum into
55*4882a593Smuzhiyun  * a list of mux sources for use by the code. Note that CLOCK_TYPE_PCXTS
56*4882a593Smuzhiyun  * is special as it has 5 sources. Since it also has a different number of
57*4882a593Smuzhiyun  * bits in its register for the source, we just handle it with a special
58*4882a593Smuzhiyun  * case in the code.
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun #define CLK(x) CLOCK_ID_ ## x
61*4882a593Smuzhiyun static enum clock_id clock_source[CLOCK_TYPE_COUNT][CLOCK_MAX_MUX] = {
62*4882a593Smuzhiyun 	{ CLK(AUDIO),	CLK(XCPU),	CLK(PERIPH),	CLK(OSC)	},
63*4882a593Smuzhiyun 	{ CLK(MEMORY),	CLK(CGENERAL),	CLK(PERIPH),	CLK(AUDIO)	},
64*4882a593Smuzhiyun 	{ CLK(MEMORY),	CLK(CGENERAL),	CLK(PERIPH),	CLK(OSC)	},
65*4882a593Smuzhiyun 	{ CLK(PERIPH),	CLK(CGENERAL),	CLK(MEMORY),	CLK(NONE)	},
66*4882a593Smuzhiyun 	{ CLK(PERIPH),	CLK(CGENERAL),	CLK(MEMORY),	CLK(OSC)	},
67*4882a593Smuzhiyun 	{ CLK(PERIPH),	CLK(CGENERAL),	CLK(MEMORY),	CLK(OSC)	},
68*4882a593Smuzhiyun 	{ CLK(PERIPH),	CLK(CGENERAL),	CLK(XCPU),	CLK(OSC)	},
69*4882a593Smuzhiyun 	{ CLK(PERIPH),	CLK(DISPLAY),	CLK(CGENERAL),	CLK(OSC)	},
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun  * Clock peripheral IDs which sadly don't match up with PERIPH_ID. This is
74*4882a593Smuzhiyun  * not in the header file since it is for purely internal use - we want
75*4882a593Smuzhiyun  * callers to use the PERIPH_ID for all access to peripheral clocks to avoid
76*4882a593Smuzhiyun  * confusion bewteen PERIPH_ID_... and PERIPHC_...
77*4882a593Smuzhiyun  *
78*4882a593Smuzhiyun  * We don't call this CLOCK_PERIPH_ID or PERIPH_CLOCK_ID as it would just be
79*4882a593Smuzhiyun  * confusing.
80*4882a593Smuzhiyun  *
81*4882a593Smuzhiyun  * Note to SOC vendors: perhaps define a unified numbering for peripherals and
82*4882a593Smuzhiyun  * use it for reset, clock enable, clock source/divider and even pinmuxing
83*4882a593Smuzhiyun  * if you can.
84*4882a593Smuzhiyun  */
85*4882a593Smuzhiyun enum periphc_internal_id {
86*4882a593Smuzhiyun 	/* 0x00 */
87*4882a593Smuzhiyun 	PERIPHC_I2S1,
88*4882a593Smuzhiyun 	PERIPHC_I2S2,
89*4882a593Smuzhiyun 	PERIPHC_SPDIF_OUT,
90*4882a593Smuzhiyun 	PERIPHC_SPDIF_IN,
91*4882a593Smuzhiyun 	PERIPHC_PWM,
92*4882a593Smuzhiyun 	PERIPHC_SPI1,
93*4882a593Smuzhiyun 	PERIPHC_SPI2,
94*4882a593Smuzhiyun 	PERIPHC_SPI3,
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* 0x08 */
97*4882a593Smuzhiyun 	PERIPHC_XIO,
98*4882a593Smuzhiyun 	PERIPHC_I2C1,
99*4882a593Smuzhiyun 	PERIPHC_DVC_I2C,
100*4882a593Smuzhiyun 	PERIPHC_TWC,
101*4882a593Smuzhiyun 	PERIPHC_0c,
102*4882a593Smuzhiyun 	PERIPHC_10,	/* PERIPHC_SPI1, what is this really? */
103*4882a593Smuzhiyun 	PERIPHC_DISP1,
104*4882a593Smuzhiyun 	PERIPHC_DISP2,
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* 0x10 */
107*4882a593Smuzhiyun 	PERIPHC_CVE,
108*4882a593Smuzhiyun 	PERIPHC_IDE0,
109*4882a593Smuzhiyun 	PERIPHC_VI,
110*4882a593Smuzhiyun 	PERIPHC_1c,
111*4882a593Smuzhiyun 	PERIPHC_SDMMC1,
112*4882a593Smuzhiyun 	PERIPHC_SDMMC2,
113*4882a593Smuzhiyun 	PERIPHC_G3D,
114*4882a593Smuzhiyun 	PERIPHC_G2D,
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* 0x18 */
117*4882a593Smuzhiyun 	PERIPHC_NDFLASH,
118*4882a593Smuzhiyun 	PERIPHC_SDMMC4,
119*4882a593Smuzhiyun 	PERIPHC_VFIR,
120*4882a593Smuzhiyun 	PERIPHC_EPP,
121*4882a593Smuzhiyun 	PERIPHC_MPE,
122*4882a593Smuzhiyun 	PERIPHC_MIPI,
123*4882a593Smuzhiyun 	PERIPHC_UART1,
124*4882a593Smuzhiyun 	PERIPHC_UART2,
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* 0x20 */
127*4882a593Smuzhiyun 	PERIPHC_HOST1X,
128*4882a593Smuzhiyun 	PERIPHC_21,
129*4882a593Smuzhiyun 	PERIPHC_TVO,
130*4882a593Smuzhiyun 	PERIPHC_HDMI,
131*4882a593Smuzhiyun 	PERIPHC_24,
132*4882a593Smuzhiyun 	PERIPHC_TVDAC,
133*4882a593Smuzhiyun 	PERIPHC_I2C2,
134*4882a593Smuzhiyun 	PERIPHC_EMC,
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	/* 0x28 */
137*4882a593Smuzhiyun 	PERIPHC_UART3,
138*4882a593Smuzhiyun 	PERIPHC_29,
139*4882a593Smuzhiyun 	PERIPHC_VI_SENSOR,
140*4882a593Smuzhiyun 	PERIPHC_2b,
141*4882a593Smuzhiyun 	PERIPHC_2c,
142*4882a593Smuzhiyun 	PERIPHC_SPI4,
143*4882a593Smuzhiyun 	PERIPHC_I2C3,
144*4882a593Smuzhiyun 	PERIPHC_SDMMC3,
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* 0x30 */
147*4882a593Smuzhiyun 	PERIPHC_UART4,
148*4882a593Smuzhiyun 	PERIPHC_UART5,
149*4882a593Smuzhiyun 	PERIPHC_VDE,
150*4882a593Smuzhiyun 	PERIPHC_OWR,
151*4882a593Smuzhiyun 	PERIPHC_NOR,
152*4882a593Smuzhiyun 	PERIPHC_CSITE,
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	PERIPHC_COUNT,
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	PERIPHC_NONE = -1,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun  * Clock type for each peripheral clock source. We put the name in each
161*4882a593Smuzhiyun  * record just so it is easy to match things up
162*4882a593Smuzhiyun  */
163*4882a593Smuzhiyun #define TYPE(name, type) type
164*4882a593Smuzhiyun static enum clock_type_id clock_periph_type[PERIPHC_COUNT] = {
165*4882a593Smuzhiyun 	/* 0x00 */
166*4882a593Smuzhiyun 	TYPE(PERIPHC_I2S1,	CLOCK_TYPE_AXPT),
167*4882a593Smuzhiyun 	TYPE(PERIPHC_I2S2,	CLOCK_TYPE_AXPT),
168*4882a593Smuzhiyun 	TYPE(PERIPHC_SPDIF_OUT,	CLOCK_TYPE_AXPT),
169*4882a593Smuzhiyun 	TYPE(PERIPHC_SPDIF_IN,	CLOCK_TYPE_PCM),
170*4882a593Smuzhiyun 	TYPE(PERIPHC_PWM,	CLOCK_TYPE_PCXTS),
171*4882a593Smuzhiyun 	TYPE(PERIPHC_SPI1,	CLOCK_TYPE_PCMT),
172*4882a593Smuzhiyun 	TYPE(PERIPHC_SPI22,	CLOCK_TYPE_PCMT),
173*4882a593Smuzhiyun 	TYPE(PERIPHC_SPI3,	CLOCK_TYPE_PCMT),
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* 0x08 */
176*4882a593Smuzhiyun 	TYPE(PERIPHC_XIO,	CLOCK_TYPE_PCMT),
177*4882a593Smuzhiyun 	TYPE(PERIPHC_I2C1,	CLOCK_TYPE_PCMT16),
178*4882a593Smuzhiyun 	TYPE(PERIPHC_DVC_I2C,	CLOCK_TYPE_PCMT16),
179*4882a593Smuzhiyun 	TYPE(PERIPHC_TWC,	CLOCK_TYPE_PCMT),
180*4882a593Smuzhiyun 	TYPE(PERIPHC_NONE,	CLOCK_TYPE_NONE),
181*4882a593Smuzhiyun 	TYPE(PERIPHC_SPI1,	CLOCK_TYPE_PCMT),
182*4882a593Smuzhiyun 	TYPE(PERIPHC_DISP1,	CLOCK_TYPE_PDCT),
183*4882a593Smuzhiyun 	TYPE(PERIPHC_DISP2,	CLOCK_TYPE_PDCT),
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* 0x10 */
186*4882a593Smuzhiyun 	TYPE(PERIPHC_CVE,	CLOCK_TYPE_PDCT),
187*4882a593Smuzhiyun 	TYPE(PERIPHC_IDE0,	CLOCK_TYPE_PCMT),
188*4882a593Smuzhiyun 	TYPE(PERIPHC_VI,	CLOCK_TYPE_MCPA),
189*4882a593Smuzhiyun 	TYPE(PERIPHC_NONE,	CLOCK_TYPE_NONE),
190*4882a593Smuzhiyun 	TYPE(PERIPHC_SDMMC1,	CLOCK_TYPE_PCMT),
191*4882a593Smuzhiyun 	TYPE(PERIPHC_SDMMC2,	CLOCK_TYPE_PCMT),
192*4882a593Smuzhiyun 	TYPE(PERIPHC_G3D,	CLOCK_TYPE_MCPA),
193*4882a593Smuzhiyun 	TYPE(PERIPHC_G2D,	CLOCK_TYPE_MCPA),
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* 0x18 */
196*4882a593Smuzhiyun 	TYPE(PERIPHC_NDFLASH,	CLOCK_TYPE_PCMT),
197*4882a593Smuzhiyun 	TYPE(PERIPHC_SDMMC4,	CLOCK_TYPE_PCMT),
198*4882a593Smuzhiyun 	TYPE(PERIPHC_VFIR,	CLOCK_TYPE_PCMT),
199*4882a593Smuzhiyun 	TYPE(PERIPHC_EPP,	CLOCK_TYPE_MCPA),
200*4882a593Smuzhiyun 	TYPE(PERIPHC_MPE,	CLOCK_TYPE_MCPA),
201*4882a593Smuzhiyun 	TYPE(PERIPHC_MIPI,	CLOCK_TYPE_PCMT),
202*4882a593Smuzhiyun 	TYPE(PERIPHC_UART1,	CLOCK_TYPE_PCMT),
203*4882a593Smuzhiyun 	TYPE(PERIPHC_UART2,	CLOCK_TYPE_PCMT),
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* 0x20 */
206*4882a593Smuzhiyun 	TYPE(PERIPHC_HOST1X,	CLOCK_TYPE_MCPA),
207*4882a593Smuzhiyun 	TYPE(PERIPHC_NONE,	CLOCK_TYPE_NONE),
208*4882a593Smuzhiyun 	TYPE(PERIPHC_TVO,	CLOCK_TYPE_PDCT),
209*4882a593Smuzhiyun 	TYPE(PERIPHC_HDMI,	CLOCK_TYPE_PDCT),
210*4882a593Smuzhiyun 	TYPE(PERIPHC_NONE,	CLOCK_TYPE_NONE),
211*4882a593Smuzhiyun 	TYPE(PERIPHC_TVDAC,	CLOCK_TYPE_PDCT),
212*4882a593Smuzhiyun 	TYPE(PERIPHC_I2C2,	CLOCK_TYPE_PCMT16),
213*4882a593Smuzhiyun 	TYPE(PERIPHC_EMC,	CLOCK_TYPE_MCPT),
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* 0x28 */
216*4882a593Smuzhiyun 	TYPE(PERIPHC_UART3,	CLOCK_TYPE_PCMT),
217*4882a593Smuzhiyun 	TYPE(PERIPHC_NONE,	CLOCK_TYPE_NONE),
218*4882a593Smuzhiyun 	TYPE(PERIPHC_VI,	CLOCK_TYPE_MCPA),
219*4882a593Smuzhiyun 	TYPE(PERIPHC_NONE,	CLOCK_TYPE_NONE),
220*4882a593Smuzhiyun 	TYPE(PERIPHC_NONE,	CLOCK_TYPE_NONE),
221*4882a593Smuzhiyun 	TYPE(PERIPHC_SPI4,	CLOCK_TYPE_PCMT),
222*4882a593Smuzhiyun 	TYPE(PERIPHC_I2C3,	CLOCK_TYPE_PCMT16),
223*4882a593Smuzhiyun 	TYPE(PERIPHC_SDMMC3,	CLOCK_TYPE_PCMT),
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* 0x30 */
226*4882a593Smuzhiyun 	TYPE(PERIPHC_UART4,	CLOCK_TYPE_PCMT),
227*4882a593Smuzhiyun 	TYPE(PERIPHC_UART5,	CLOCK_TYPE_PCMT),
228*4882a593Smuzhiyun 	TYPE(PERIPHC_VDE,	CLOCK_TYPE_PCMT),
229*4882a593Smuzhiyun 	TYPE(PERIPHC_OWR,	CLOCK_TYPE_PCMT),
230*4882a593Smuzhiyun 	TYPE(PERIPHC_NOR,	CLOCK_TYPE_PCMT),
231*4882a593Smuzhiyun 	TYPE(PERIPHC_CSITE,	CLOCK_TYPE_PCMT),
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun  * This array translates a periph_id to a periphc_internal_id
236*4882a593Smuzhiyun  *
237*4882a593Smuzhiyun  * Not present/matched up:
238*4882a593Smuzhiyun  *	uint vi_sensor;	 _VI_SENSOR_0,		0x1A8
239*4882a593Smuzhiyun  *	SPDIF - which is both 0x08 and 0x0c
240*4882a593Smuzhiyun  *
241*4882a593Smuzhiyun  */
242*4882a593Smuzhiyun #define NONE(name) (-1)
243*4882a593Smuzhiyun #define OFFSET(name, value) PERIPHC_ ## name
244*4882a593Smuzhiyun static s8 periph_id_to_internal_id[PERIPH_ID_COUNT] = {
245*4882a593Smuzhiyun 	/* Low word: 31:0 */
246*4882a593Smuzhiyun 	NONE(CPU),
247*4882a593Smuzhiyun 	NONE(RESERVED1),
248*4882a593Smuzhiyun 	NONE(RESERVED2),
249*4882a593Smuzhiyun 	NONE(AC97),
250*4882a593Smuzhiyun 	NONE(RTC),
251*4882a593Smuzhiyun 	NONE(TMR),
252*4882a593Smuzhiyun 	PERIPHC_UART1,
253*4882a593Smuzhiyun 	PERIPHC_UART2,	/* and vfir 0x68 */
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* 0x08 */
256*4882a593Smuzhiyun 	NONE(GPIO),
257*4882a593Smuzhiyun 	PERIPHC_SDMMC2,
258*4882a593Smuzhiyun 	NONE(SPDIF),		/* 0x08 and 0x0c, unclear which to use */
259*4882a593Smuzhiyun 	PERIPHC_I2S1,
260*4882a593Smuzhiyun 	PERIPHC_I2C1,
261*4882a593Smuzhiyun 	PERIPHC_NDFLASH,
262*4882a593Smuzhiyun 	PERIPHC_SDMMC1,
263*4882a593Smuzhiyun 	PERIPHC_SDMMC4,
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/* 0x10 */
266*4882a593Smuzhiyun 	PERIPHC_TWC,
267*4882a593Smuzhiyun 	PERIPHC_PWM,
268*4882a593Smuzhiyun 	PERIPHC_I2S2,
269*4882a593Smuzhiyun 	PERIPHC_EPP,
270*4882a593Smuzhiyun 	PERIPHC_VI,
271*4882a593Smuzhiyun 	PERIPHC_G2D,
272*4882a593Smuzhiyun 	NONE(USBD),
273*4882a593Smuzhiyun 	NONE(ISP),
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* 0x18 */
276*4882a593Smuzhiyun 	PERIPHC_G3D,
277*4882a593Smuzhiyun 	PERIPHC_IDE0,
278*4882a593Smuzhiyun 	PERIPHC_DISP2,
279*4882a593Smuzhiyun 	PERIPHC_DISP1,
280*4882a593Smuzhiyun 	PERIPHC_HOST1X,
281*4882a593Smuzhiyun 	NONE(VCP),
282*4882a593Smuzhiyun 	NONE(RESERVED30),
283*4882a593Smuzhiyun 	NONE(CACHE2),
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* Middle word: 63:32 */
286*4882a593Smuzhiyun 	NONE(MEM),
287*4882a593Smuzhiyun 	NONE(AHBDMA),
288*4882a593Smuzhiyun 	NONE(APBDMA),
289*4882a593Smuzhiyun 	NONE(RESERVED35),
290*4882a593Smuzhiyun 	NONE(KBC),
291*4882a593Smuzhiyun 	NONE(STAT_MON),
292*4882a593Smuzhiyun 	NONE(PMC),
293*4882a593Smuzhiyun 	NONE(FUSE),
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* 0x28 */
296*4882a593Smuzhiyun 	NONE(KFUSE),
297*4882a593Smuzhiyun 	NONE(SBC1),	/* SBC1, 0x34, is this SPI1? */
298*4882a593Smuzhiyun 	PERIPHC_NOR,
299*4882a593Smuzhiyun 	PERIPHC_SPI1,
300*4882a593Smuzhiyun 	PERIPHC_SPI2,
301*4882a593Smuzhiyun 	PERIPHC_XIO,
302*4882a593Smuzhiyun 	PERIPHC_SPI3,
303*4882a593Smuzhiyun 	PERIPHC_DVC_I2C,
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* 0x30 */
306*4882a593Smuzhiyun 	NONE(DSI),
307*4882a593Smuzhiyun 	PERIPHC_TVO,	/* also CVE 0x40 */
308*4882a593Smuzhiyun 	PERIPHC_MIPI,
309*4882a593Smuzhiyun 	PERIPHC_HDMI,
310*4882a593Smuzhiyun 	PERIPHC_CSITE,
311*4882a593Smuzhiyun 	PERIPHC_TVDAC,
312*4882a593Smuzhiyun 	PERIPHC_I2C2,
313*4882a593Smuzhiyun 	PERIPHC_UART3,
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/* 0x38 */
316*4882a593Smuzhiyun 	NONE(RESERVED56),
317*4882a593Smuzhiyun 	PERIPHC_EMC,
318*4882a593Smuzhiyun 	NONE(USB2),
319*4882a593Smuzhiyun 	NONE(USB3),
320*4882a593Smuzhiyun 	PERIPHC_MPE,
321*4882a593Smuzhiyun 	PERIPHC_VDE,
322*4882a593Smuzhiyun 	NONE(BSEA),
323*4882a593Smuzhiyun 	NONE(BSEV),
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* Upper word 95:64 */
326*4882a593Smuzhiyun 	NONE(SPEEDO),
327*4882a593Smuzhiyun 	PERIPHC_UART4,
328*4882a593Smuzhiyun 	PERIPHC_UART5,
329*4882a593Smuzhiyun 	PERIPHC_I2C3,
330*4882a593Smuzhiyun 	PERIPHC_SPI4,
331*4882a593Smuzhiyun 	PERIPHC_SDMMC3,
332*4882a593Smuzhiyun 	NONE(PCIE),
333*4882a593Smuzhiyun 	PERIPHC_OWR,
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* 0x48 */
336*4882a593Smuzhiyun 	NONE(AFI),
337*4882a593Smuzhiyun 	NONE(CORESIGHT),
338*4882a593Smuzhiyun 	NONE(PCIEXCLK),
339*4882a593Smuzhiyun 	NONE(AVPUCQ),
340*4882a593Smuzhiyun 	NONE(RESERVED76),
341*4882a593Smuzhiyun 	NONE(RESERVED77),
342*4882a593Smuzhiyun 	NONE(RESERVED78),
343*4882a593Smuzhiyun 	NONE(RESERVED79),
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* 0x50 */
346*4882a593Smuzhiyun 	NONE(RESERVED80),
347*4882a593Smuzhiyun 	NONE(RESERVED81),
348*4882a593Smuzhiyun 	NONE(RESERVED82),
349*4882a593Smuzhiyun 	NONE(RESERVED83),
350*4882a593Smuzhiyun 	NONE(IRAMA),
351*4882a593Smuzhiyun 	NONE(IRAMB),
352*4882a593Smuzhiyun 	NONE(IRAMC),
353*4882a593Smuzhiyun 	NONE(IRAMD),
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	/* 0x58 */
356*4882a593Smuzhiyun 	NONE(CRAM2),
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun /*
360*4882a593Smuzhiyun  * PLL divider shift/mask tables for all PLL IDs.
361*4882a593Smuzhiyun  */
362*4882a593Smuzhiyun struct clk_pll_info tegra_pll_info_table[CLOCK_ID_PLL_COUNT] = {
363*4882a593Smuzhiyun 	/*
364*4882a593Smuzhiyun 	 * T20 and T25
365*4882a593Smuzhiyun 	 * NOTE: If kcp_mask/kvco_mask == 0, they're not used in that PLL (PLLX, etc.)
366*4882a593Smuzhiyun 	 *       If lock_ena or lock_det are >31, they're not used in that PLL.
367*4882a593Smuzhiyun 	 */
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	{ .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0x3FF,  .p_shift = 20, .p_mask = 0x0F,
370*4882a593Smuzhiyun 	  .lock_ena = 24, .lock_det = 27, .kcp_shift = 28, .kcp_mask = 3, .kvco_shift = 27, .kvco_mask = 1 },	/* PLLC */
371*4882a593Smuzhiyun 	{ .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0x3FF,  .p_shift = 0,  .p_mask = 0,
372*4882a593Smuzhiyun 	  .lock_ena = 0,  .lock_det = 27, .kcp_shift = 1, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 },	/* PLLM */
373*4882a593Smuzhiyun 	{ .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
374*4882a593Smuzhiyun 	  .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF },	/* PLLP */
375*4882a593Smuzhiyun 	{ .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
376*4882a593Smuzhiyun 	  .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF },	/* PLLA */
377*4882a593Smuzhiyun 	{ .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x01,
378*4882a593Smuzhiyun 	  .lock_ena = 22, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF },	/* PLLU */
379*4882a593Smuzhiyun 	{ .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
380*4882a593Smuzhiyun 	  .lock_ena = 22, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF },	/* PLLD */
381*4882a593Smuzhiyun 	{ .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF,  .p_shift = 20, .p_mask = 0x0F,
382*4882a593Smuzhiyun 	  .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 0, .kvco_mask = 0 },	/* PLLX */
383*4882a593Smuzhiyun 	{ .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF,  .p_shift = 0,  .p_mask = 0,
384*4882a593Smuzhiyun 	  .lock_ena = 9,  .lock_det = 11, .kcp_shift = 6, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 },	/* PLLE */
385*4882a593Smuzhiyun 	{ .m_shift = 0, .m_mask = 0x0F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
386*4882a593Smuzhiyun 	  .lock_ena = 18, .lock_det = 0, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF },	/* PLLS */
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun  * Get the oscillator frequency, from the corresponding hardware configuration
391*4882a593Smuzhiyun  * field. T20 has 4 frequencies that it supports.
392*4882a593Smuzhiyun  */
clock_get_osc_freq(void)393*4882a593Smuzhiyun enum clock_osc_freq clock_get_osc_freq(void)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	struct clk_rst_ctlr *clkrst =
396*4882a593Smuzhiyun 			(struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
397*4882a593Smuzhiyun 	u32 reg;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	reg = readl(&clkrst->crc_osc_ctrl);
400*4882a593Smuzhiyun 	return (reg & OSC_FREQ_MASK) >> OSC_FREQ_SHIFT;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun /* Returns a pointer to the clock source register for a peripheral */
get_periph_source_reg(enum periph_id periph_id)404*4882a593Smuzhiyun u32 *get_periph_source_reg(enum periph_id periph_id)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	struct clk_rst_ctlr *clkrst =
407*4882a593Smuzhiyun 			(struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
408*4882a593Smuzhiyun 	enum periphc_internal_id internal_id;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	assert(clock_periph_id_isvalid(periph_id));
411*4882a593Smuzhiyun 	internal_id = periph_id_to_internal_id[periph_id];
412*4882a593Smuzhiyun 	assert(internal_id != -1);
413*4882a593Smuzhiyun 	return &clkrst->crc_clk_src[internal_id];
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
get_periph_clock_info(enum periph_id periph_id,int * mux_bits,int * divider_bits,int * type)416*4882a593Smuzhiyun int get_periph_clock_info(enum periph_id periph_id, int *mux_bits,
417*4882a593Smuzhiyun 			  int *divider_bits, int *type)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	enum periphc_internal_id internal_id;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	if (!clock_periph_id_isvalid(periph_id))
422*4882a593Smuzhiyun 		return -1;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	internal_id = periph_id_to_internal_id[periph_id];
425*4882a593Smuzhiyun 	if (!periphc_internal_id_isvalid(internal_id))
426*4882a593Smuzhiyun 		return -1;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	*type = clock_periph_type[internal_id];
429*4882a593Smuzhiyun 	if (!clock_type_id_isvalid(*type))
430*4882a593Smuzhiyun 		return -1;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	/*
433*4882a593Smuzhiyun 	 * Special cases here for the clock with a 4-bit source mux and I2C
434*4882a593Smuzhiyun 	 * with its 16-bit divisor
435*4882a593Smuzhiyun 	 */
436*4882a593Smuzhiyun 	if (*type == CLOCK_TYPE_PCXTS)
437*4882a593Smuzhiyun 		*mux_bits = MASK_BITS_31_28;
438*4882a593Smuzhiyun 	else
439*4882a593Smuzhiyun 		*mux_bits = MASK_BITS_31_30;
440*4882a593Smuzhiyun 	if (*type == CLOCK_TYPE_PCMT16)
441*4882a593Smuzhiyun 		*divider_bits = 16;
442*4882a593Smuzhiyun 	else
443*4882a593Smuzhiyun 		*divider_bits = 8;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
get_periph_clock_id(enum periph_id periph_id,int source)448*4882a593Smuzhiyun enum clock_id get_periph_clock_id(enum periph_id periph_id, int source)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	enum periphc_internal_id internal_id;
451*4882a593Smuzhiyun 	int type;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if (!clock_periph_id_isvalid(periph_id))
454*4882a593Smuzhiyun 		return CLOCK_ID_NONE;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	internal_id = periph_id_to_internal_id[periph_id];
457*4882a593Smuzhiyun 	if (!periphc_internal_id_isvalid(internal_id))
458*4882a593Smuzhiyun 		return CLOCK_ID_NONE;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	type = clock_periph_type[internal_id];
461*4882a593Smuzhiyun 	if (!clock_type_id_isvalid(type))
462*4882a593Smuzhiyun 		return CLOCK_ID_NONE;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	return clock_source[type][source];
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun /**
468*4882a593Smuzhiyun  * Given a peripheral ID and the required source clock, this returns which
469*4882a593Smuzhiyun  * value should be programmed into the source mux for that peripheral.
470*4882a593Smuzhiyun  *
471*4882a593Smuzhiyun  * There is special code here to handle the one source type with 5 sources.
472*4882a593Smuzhiyun  *
473*4882a593Smuzhiyun  * @param periph_id	peripheral to start
474*4882a593Smuzhiyun  * @param source	PLL id of required parent clock
475*4882a593Smuzhiyun  * @param mux_bits	Set to number of bits in mux register: 2 or 4
476*4882a593Smuzhiyun  * @param divider_bits	Set to number of divider bits (8 or 16)
477*4882a593Smuzhiyun  * @return mux value (0-4, or -1 if not found)
478*4882a593Smuzhiyun  */
get_periph_clock_source(enum periph_id periph_id,enum clock_id parent,int * mux_bits,int * divider_bits)479*4882a593Smuzhiyun int get_periph_clock_source(enum periph_id periph_id,
480*4882a593Smuzhiyun 		enum clock_id parent, int *mux_bits, int *divider_bits)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	enum clock_type_id type;
483*4882a593Smuzhiyun 	int mux, err;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	err = get_periph_clock_info(periph_id, mux_bits, divider_bits, &type);
486*4882a593Smuzhiyun 	assert(!err);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	for (mux = 0; mux < CLOCK_MAX_MUX; mux++)
489*4882a593Smuzhiyun 		if (clock_source[type][mux] == parent)
490*4882a593Smuzhiyun 			return mux;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	/*
493*4882a593Smuzhiyun 	 * Not found: it might be looking for the 'S' in CLOCK_TYPE_PCXTS
494*4882a593Smuzhiyun 	 * which is not in our table. If not, then they are asking for a
495*4882a593Smuzhiyun 	 * source which this peripheral can't access through its mux.
496*4882a593Smuzhiyun 	 */
497*4882a593Smuzhiyun 	assert(type == CLOCK_TYPE_PCXTS);
498*4882a593Smuzhiyun 	assert(parent == CLOCK_ID_SFROM32KHZ);
499*4882a593Smuzhiyun 	if (type == CLOCK_TYPE_PCXTS && parent == CLOCK_ID_SFROM32KHZ)
500*4882a593Smuzhiyun 		return 4;	/* mux value for this clock */
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	/* if we get here, either us or the caller has made a mistake */
503*4882a593Smuzhiyun 	printf("Caller requested bad clock: periph=%d, parent=%d\n", periph_id,
504*4882a593Smuzhiyun 		parent);
505*4882a593Smuzhiyun 	return -1;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
clock_set_enable(enum periph_id periph_id,int enable)508*4882a593Smuzhiyun void clock_set_enable(enum periph_id periph_id, int enable)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun 	struct clk_rst_ctlr *clkrst =
511*4882a593Smuzhiyun 			(struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
512*4882a593Smuzhiyun 	u32 *clk = &clkrst->crc_clk_out_enb[PERIPH_REG(periph_id)];
513*4882a593Smuzhiyun 	u32 reg;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/* Enable/disable the clock to this peripheral */
516*4882a593Smuzhiyun 	assert(clock_periph_id_isvalid(periph_id));
517*4882a593Smuzhiyun 	reg = readl(clk);
518*4882a593Smuzhiyun 	if (enable)
519*4882a593Smuzhiyun 		reg |= PERIPH_MASK(periph_id);
520*4882a593Smuzhiyun 	else
521*4882a593Smuzhiyun 		reg &= ~PERIPH_MASK(periph_id);
522*4882a593Smuzhiyun 	writel(reg, clk);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
reset_set_enable(enum periph_id periph_id,int enable)525*4882a593Smuzhiyun void reset_set_enable(enum periph_id periph_id, int enable)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	struct clk_rst_ctlr *clkrst =
528*4882a593Smuzhiyun 			(struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
529*4882a593Smuzhiyun 	u32 *reset = &clkrst->crc_rst_dev[PERIPH_REG(periph_id)];
530*4882a593Smuzhiyun 	u32 reg;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	/* Enable/disable reset to the peripheral */
533*4882a593Smuzhiyun 	assert(clock_periph_id_isvalid(periph_id));
534*4882a593Smuzhiyun 	reg = readl(reset);
535*4882a593Smuzhiyun 	if (enable)
536*4882a593Smuzhiyun 		reg |= PERIPH_MASK(periph_id);
537*4882a593Smuzhiyun 	else
538*4882a593Smuzhiyun 		reg &= ~PERIPH_MASK(periph_id);
539*4882a593Smuzhiyun 	writel(reg, reset);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_CONTROL)
543*4882a593Smuzhiyun /*
544*4882a593Smuzhiyun  * Convert a device tree clock ID to our peripheral ID. They are mostly
545*4882a593Smuzhiyun  * the same but we are very cautious so we check that a valid clock ID is
546*4882a593Smuzhiyun  * provided.
547*4882a593Smuzhiyun  *
548*4882a593Smuzhiyun  * @param clk_id	Clock ID according to tegra20 device tree binding
549*4882a593Smuzhiyun  * @return peripheral ID, or PERIPH_ID_NONE if the clock ID is invalid
550*4882a593Smuzhiyun  */
clk_id_to_periph_id(int clk_id)551*4882a593Smuzhiyun enum periph_id clk_id_to_periph_id(int clk_id)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun 	if (clk_id > PERIPH_ID_COUNT)
554*4882a593Smuzhiyun 		return PERIPH_ID_NONE;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	switch (clk_id) {
557*4882a593Smuzhiyun 	case PERIPH_ID_RESERVED1:
558*4882a593Smuzhiyun 	case PERIPH_ID_RESERVED2:
559*4882a593Smuzhiyun 	case PERIPH_ID_RESERVED30:
560*4882a593Smuzhiyun 	case PERIPH_ID_RESERVED35:
561*4882a593Smuzhiyun 	case PERIPH_ID_RESERVED56:
562*4882a593Smuzhiyun 	case PERIPH_ID_PCIEXCLK:
563*4882a593Smuzhiyun 	case PERIPH_ID_RESERVED76:
564*4882a593Smuzhiyun 	case PERIPH_ID_RESERVED77:
565*4882a593Smuzhiyun 	case PERIPH_ID_RESERVED78:
566*4882a593Smuzhiyun 	case PERIPH_ID_RESERVED79:
567*4882a593Smuzhiyun 	case PERIPH_ID_RESERVED80:
568*4882a593Smuzhiyun 	case PERIPH_ID_RESERVED81:
569*4882a593Smuzhiyun 	case PERIPH_ID_RESERVED82:
570*4882a593Smuzhiyun 	case PERIPH_ID_RESERVED83:
571*4882a593Smuzhiyun 	case PERIPH_ID_RESERVED91:
572*4882a593Smuzhiyun 		return PERIPH_ID_NONE;
573*4882a593Smuzhiyun 	default:
574*4882a593Smuzhiyun 		return clk_id;
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun #endif /* CONFIG_IS_ENABLED(OF_CONTROL) */
578*4882a593Smuzhiyun 
clock_early_init(void)579*4882a593Smuzhiyun void clock_early_init(void)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	/*
582*4882a593Smuzhiyun 	 * PLLP output frequency set to 216MHz
583*4882a593Smuzhiyun 	 * PLLC output frequency set to 600Mhz
584*4882a593Smuzhiyun 	 *
585*4882a593Smuzhiyun 	 * TODO: Can we calculate these values instead of hard-coding?
586*4882a593Smuzhiyun 	 */
587*4882a593Smuzhiyun 	switch (clock_get_osc_freq()) {
588*4882a593Smuzhiyun 	case CLOCK_OSC_FREQ_12_0: /* OSC is 12Mhz */
589*4882a593Smuzhiyun 		clock_set_rate(CLOCK_ID_PERIPH, 432, 12, 1, 8);
590*4882a593Smuzhiyun 		clock_set_rate(CLOCK_ID_CGENERAL, 600, 12, 0, 8);
591*4882a593Smuzhiyun 		break;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	case CLOCK_OSC_FREQ_26_0: /* OSC is 26Mhz */
594*4882a593Smuzhiyun 		clock_set_rate(CLOCK_ID_PERIPH, 432, 26, 1, 8);
595*4882a593Smuzhiyun 		clock_set_rate(CLOCK_ID_CGENERAL, 600, 26, 0, 8);
596*4882a593Smuzhiyun 		break;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	case CLOCK_OSC_FREQ_13_0: /* OSC is 13Mhz */
599*4882a593Smuzhiyun 		clock_set_rate(CLOCK_ID_PERIPH, 432, 13, 1, 8);
600*4882a593Smuzhiyun 		clock_set_rate(CLOCK_ID_CGENERAL, 600, 13, 0, 8);
601*4882a593Smuzhiyun 		break;
602*4882a593Smuzhiyun 	case CLOCK_OSC_FREQ_19_2:
603*4882a593Smuzhiyun 	default:
604*4882a593Smuzhiyun 		/*
605*4882a593Smuzhiyun 		 * These are not supported. It is too early to print a
606*4882a593Smuzhiyun 		 * message and the UART likely won't work anyway due to the
607*4882a593Smuzhiyun 		 * oscillator being wrong.
608*4882a593Smuzhiyun 		 */
609*4882a593Smuzhiyun 		break;
610*4882a593Smuzhiyun 	}
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
arch_timer_init(void)613*4882a593Smuzhiyun void arch_timer_init(void)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun #define PMC_SATA_PWRGT 0x1ac
618*4882a593Smuzhiyun #define  PMC_SATA_PWRGT_PLLE_IDDQ_OVERRIDE (1 << 5)
619*4882a593Smuzhiyun #define  PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL (1 << 4)
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun #define PLLE_SS_CNTL 0x68
622*4882a593Smuzhiyun #define  PLLE_SS_CNTL_SSCINCINTRV(x) (((x) & 0x3f) << 24)
623*4882a593Smuzhiyun #define  PLLE_SS_CNTL_SSCINC(x) (((x) & 0xff) << 16)
624*4882a593Smuzhiyun #define  PLLE_SS_CNTL_SSCBYP (1 << 12)
625*4882a593Smuzhiyun #define  PLLE_SS_CNTL_INTERP_RESET (1 << 11)
626*4882a593Smuzhiyun #define  PLLE_SS_CNTL_BYPASS_SS (1 << 10)
627*4882a593Smuzhiyun #define  PLLE_SS_CNTL_SSCMAX(x) (((x) & 0x1ff) << 0)
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun #define PLLE_BASE 0x0e8
630*4882a593Smuzhiyun #define  PLLE_BASE_ENABLE_CML (1 << 31)
631*4882a593Smuzhiyun #define  PLLE_BASE_ENABLE (1 << 30)
632*4882a593Smuzhiyun #define  PLLE_BASE_PLDIV_CML(x) (((x) & 0xf) << 24)
633*4882a593Smuzhiyun #define  PLLE_BASE_PLDIV(x) (((x) & 0x3f) << 16)
634*4882a593Smuzhiyun #define  PLLE_BASE_NDIV(x) (((x) & 0xff) << 8)
635*4882a593Smuzhiyun #define  PLLE_BASE_MDIV(x) (((x) & 0xff) << 0)
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun #define PLLE_MISC 0x0ec
638*4882a593Smuzhiyun #define  PLLE_MISC_SETUP_BASE(x) (((x) & 0xffff) << 16)
639*4882a593Smuzhiyun #define  PLLE_MISC_PLL_READY (1 << 15)
640*4882a593Smuzhiyun #define  PLLE_MISC_LOCK (1 << 11)
641*4882a593Smuzhiyun #define  PLLE_MISC_LOCK_ENABLE (1 << 9)
642*4882a593Smuzhiyun #define  PLLE_MISC_SETUP_EXT(x) (((x) & 0x3) << 2)
643*4882a593Smuzhiyun 
tegra_plle_train(void)644*4882a593Smuzhiyun static int tegra_plle_train(void)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	unsigned int timeout = 2000;
647*4882a593Smuzhiyun 	unsigned long value;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	value = readl(NV_PA_PMC_BASE + PMC_SATA_PWRGT);
650*4882a593Smuzhiyun 	value |= PMC_SATA_PWRGT_PLLE_IDDQ_OVERRIDE;
651*4882a593Smuzhiyun 	writel(value, NV_PA_PMC_BASE + PMC_SATA_PWRGT);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	value = readl(NV_PA_PMC_BASE + PMC_SATA_PWRGT);
654*4882a593Smuzhiyun 	value |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
655*4882a593Smuzhiyun 	writel(value, NV_PA_PMC_BASE + PMC_SATA_PWRGT);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	value = readl(NV_PA_PMC_BASE + PMC_SATA_PWRGT);
658*4882a593Smuzhiyun 	value &= ~PMC_SATA_PWRGT_PLLE_IDDQ_OVERRIDE;
659*4882a593Smuzhiyun 	writel(value, NV_PA_PMC_BASE + PMC_SATA_PWRGT);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	do {
662*4882a593Smuzhiyun 		value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
663*4882a593Smuzhiyun 		if (value & PLLE_MISC_PLL_READY)
664*4882a593Smuzhiyun 			break;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 		udelay(100);
667*4882a593Smuzhiyun 	} while (--timeout);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	if (timeout == 0) {
670*4882a593Smuzhiyun 		pr_err("timeout waiting for PLLE to become ready");
671*4882a593Smuzhiyun 		return -ETIMEDOUT;
672*4882a593Smuzhiyun 	}
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	return 0;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
tegra_plle_enable(void)677*4882a593Smuzhiyun int tegra_plle_enable(void)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	unsigned int timeout = 1000;
680*4882a593Smuzhiyun 	u32 value;
681*4882a593Smuzhiyun 	int err;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	/* disable PLLE clock */
684*4882a593Smuzhiyun 	value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
685*4882a593Smuzhiyun 	value &= ~PLLE_BASE_ENABLE_CML;
686*4882a593Smuzhiyun 	value &= ~PLLE_BASE_ENABLE;
687*4882a593Smuzhiyun 	writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/* clear lock enable and setup field */
690*4882a593Smuzhiyun 	value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
691*4882a593Smuzhiyun 	value &= ~PLLE_MISC_LOCK_ENABLE;
692*4882a593Smuzhiyun 	value &= ~PLLE_MISC_SETUP_BASE(0xffff);
693*4882a593Smuzhiyun 	value &= ~PLLE_MISC_SETUP_EXT(0x3);
694*4882a593Smuzhiyun 	writel(value, NV_PA_CLK_RST_BASE + PLLE_MISC);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
697*4882a593Smuzhiyun 	if ((value & PLLE_MISC_PLL_READY) == 0) {
698*4882a593Smuzhiyun 		err = tegra_plle_train();
699*4882a593Smuzhiyun 		if (err < 0) {
700*4882a593Smuzhiyun 			pr_err("failed to train PLLE: %d", err);
701*4882a593Smuzhiyun 			return err;
702*4882a593Smuzhiyun 		}
703*4882a593Smuzhiyun 	}
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
706*4882a593Smuzhiyun 	value |= PLLE_MISC_SETUP_BASE(0x7);
707*4882a593Smuzhiyun 	value |= PLLE_MISC_LOCK_ENABLE;
708*4882a593Smuzhiyun 	value |= PLLE_MISC_SETUP_EXT(0);
709*4882a593Smuzhiyun 	writel(value, NV_PA_CLK_RST_BASE + PLLE_MISC);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
712*4882a593Smuzhiyun 	value |= PLLE_SS_CNTL_SSCBYP | PLLE_SS_CNTL_INTERP_RESET |
713*4882a593Smuzhiyun 		 PLLE_SS_CNTL_BYPASS_SS;
714*4882a593Smuzhiyun 	writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
717*4882a593Smuzhiyun 	value |= PLLE_BASE_ENABLE_CML | PLLE_BASE_ENABLE;
718*4882a593Smuzhiyun 	writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	do {
721*4882a593Smuzhiyun 		value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
722*4882a593Smuzhiyun 		if (value & PLLE_MISC_LOCK)
723*4882a593Smuzhiyun 			break;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 		udelay(2);
726*4882a593Smuzhiyun 	} while (--timeout);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	if (timeout == 0) {
729*4882a593Smuzhiyun 		pr_err("timeout waiting for PLLE to lock");
730*4882a593Smuzhiyun 		return -ETIMEDOUT;
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	udelay(50);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
736*4882a593Smuzhiyun 	value &= ~PLLE_SS_CNTL_SSCINCINTRV(0x3f);
737*4882a593Smuzhiyun 	value |= PLLE_SS_CNTL_SSCINCINTRV(0x18);
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	value &= ~PLLE_SS_CNTL_SSCINC(0xff);
740*4882a593Smuzhiyun 	value |= PLLE_SS_CNTL_SSCINC(0x01);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	value &= ~PLLE_SS_CNTL_SSCBYP;
743*4882a593Smuzhiyun 	value &= ~PLLE_SS_CNTL_INTERP_RESET;
744*4882a593Smuzhiyun 	value &= ~PLLE_SS_CNTL_BYPASS_SS;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	value &= ~PLLE_SS_CNTL_SSCMAX(0x1ff);
747*4882a593Smuzhiyun 	value |= PLLE_SS_CNTL_SSCMAX(0x24);
748*4882a593Smuzhiyun 	writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	return 0;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun struct periph_clk_init periph_clk_init_table[] = {
754*4882a593Smuzhiyun 	{ PERIPH_ID_SPI1, CLOCK_ID_PERIPH },
755*4882a593Smuzhiyun 	{ PERIPH_ID_SBC1, CLOCK_ID_PERIPH },
756*4882a593Smuzhiyun 	{ PERIPH_ID_SBC2, CLOCK_ID_PERIPH },
757*4882a593Smuzhiyun 	{ PERIPH_ID_SBC3, CLOCK_ID_PERIPH },
758*4882a593Smuzhiyun 	{ PERIPH_ID_SBC4, CLOCK_ID_PERIPH },
759*4882a593Smuzhiyun 	{ PERIPH_ID_HOST1X, CLOCK_ID_PERIPH },
760*4882a593Smuzhiyun 	{ PERIPH_ID_DISP1, CLOCK_ID_CGENERAL },
761*4882a593Smuzhiyun 	{ PERIPH_ID_NDFLASH, CLOCK_ID_PERIPH },
762*4882a593Smuzhiyun 	{ PERIPH_ID_SDMMC1, CLOCK_ID_PERIPH },
763*4882a593Smuzhiyun 	{ PERIPH_ID_SDMMC2, CLOCK_ID_PERIPH },
764*4882a593Smuzhiyun 	{ PERIPH_ID_SDMMC3, CLOCK_ID_PERIPH },
765*4882a593Smuzhiyun 	{ PERIPH_ID_SDMMC4, CLOCK_ID_PERIPH },
766*4882a593Smuzhiyun 	{ PERIPH_ID_PWM, CLOCK_ID_SFROM32KHZ },
767*4882a593Smuzhiyun 	{ PERIPH_ID_DVC_I2C, CLOCK_ID_PERIPH },
768*4882a593Smuzhiyun 	{ PERIPH_ID_I2C1, CLOCK_ID_PERIPH },
769*4882a593Smuzhiyun 	{ PERIPH_ID_I2C2, CLOCK_ID_PERIPH },
770*4882a593Smuzhiyun 	{ PERIPH_ID_I2C3, CLOCK_ID_PERIPH },
771*4882a593Smuzhiyun 	{ -1, },
772*4882a593Smuzhiyun };
773