xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-tegra/tegra124/xusb-padctl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2014-2015, NVIDIA CORPORATION.  All rights reserved.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier: GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #define pr_fmt(fmt) "tegra-xusb-padctl: " fmt
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <errno.h>
11*4882a593Smuzhiyun #include <dm/of_access.h>
12*4882a593Smuzhiyun #include <dm/ofnode.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "../xusb-padctl-common.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <dt-bindings/pinctrl/pinctrl-tegra-xusb.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM 0x01c
19*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN (1 << 26)
20*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY (1 << 25)
21*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN (1 << 24)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1 0x040
24*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL0_LOCKDET (1 << 19)
25*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1_REFCLK_SEL_MASK (0xf << 12)
26*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL_RST (1 << 1)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2 0x044
29*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2_REFCLKBUF_EN (1 << 6)
30*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_EN (1 << 5)
31*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_SEL (1 << 4)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1 0x138
34*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_LOCKDET (1 << 27)
35*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_MODE (1 << 24)
36*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_PWR_OVRD (1 << 3)
37*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_RST (1 << 1)
38*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_IDDQ (1 << 0)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1 0x148
41*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ_OVRD (1 << 1)
42*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ (1 << 0)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun enum tegra124_function {
45*4882a593Smuzhiyun 	TEGRA124_FUNC_SNPS,
46*4882a593Smuzhiyun 	TEGRA124_FUNC_XUSB,
47*4882a593Smuzhiyun 	TEGRA124_FUNC_UART,
48*4882a593Smuzhiyun 	TEGRA124_FUNC_PCIE,
49*4882a593Smuzhiyun 	TEGRA124_FUNC_USB3,
50*4882a593Smuzhiyun 	TEGRA124_FUNC_SATA,
51*4882a593Smuzhiyun 	TEGRA124_FUNC_RSVD,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static const char *const tegra124_functions[] = {
55*4882a593Smuzhiyun 	"snps",
56*4882a593Smuzhiyun 	"xusb",
57*4882a593Smuzhiyun 	"uart",
58*4882a593Smuzhiyun 	"pcie",
59*4882a593Smuzhiyun 	"usb3",
60*4882a593Smuzhiyun 	"sata",
61*4882a593Smuzhiyun 	"rsvd",
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static const unsigned int tegra124_otg_functions[] = {
65*4882a593Smuzhiyun 	TEGRA124_FUNC_SNPS,
66*4882a593Smuzhiyun 	TEGRA124_FUNC_XUSB,
67*4882a593Smuzhiyun 	TEGRA124_FUNC_UART,
68*4882a593Smuzhiyun 	TEGRA124_FUNC_RSVD,
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static const unsigned int tegra124_usb_functions[] = {
72*4882a593Smuzhiyun 	TEGRA124_FUNC_SNPS,
73*4882a593Smuzhiyun 	TEGRA124_FUNC_XUSB,
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun static const unsigned int tegra124_pci_functions[] = {
77*4882a593Smuzhiyun 	TEGRA124_FUNC_PCIE,
78*4882a593Smuzhiyun 	TEGRA124_FUNC_USB3,
79*4882a593Smuzhiyun 	TEGRA124_FUNC_SATA,
80*4882a593Smuzhiyun 	TEGRA124_FUNC_RSVD,
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define TEGRA124_LANE(_name, _offset, _shift, _mask, _iddq, _funcs)	\
84*4882a593Smuzhiyun 	{								\
85*4882a593Smuzhiyun 		.name = _name,						\
86*4882a593Smuzhiyun 		.offset = _offset,					\
87*4882a593Smuzhiyun 		.shift = _shift,					\
88*4882a593Smuzhiyun 		.mask = _mask,						\
89*4882a593Smuzhiyun 		.iddq = _iddq,						\
90*4882a593Smuzhiyun 		.num_funcs = ARRAY_SIZE(tegra124_##_funcs##_functions),	\
91*4882a593Smuzhiyun 		.funcs = tegra124_##_funcs##_functions,			\
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const struct tegra_xusb_padctl_lane tegra124_lanes[] = {
95*4882a593Smuzhiyun 	TEGRA124_LANE("otg-0",  0x004,  0, 0x3, 0, otg),
96*4882a593Smuzhiyun 	TEGRA124_LANE("otg-1",  0x004,  2, 0x3, 0, otg),
97*4882a593Smuzhiyun 	TEGRA124_LANE("otg-2",  0x004,  4, 0x3, 0, otg),
98*4882a593Smuzhiyun 	TEGRA124_LANE("ulpi-0", 0x004, 12, 0x1, 0, usb),
99*4882a593Smuzhiyun 	TEGRA124_LANE("hsic-0", 0x004, 14, 0x1, 0, usb),
100*4882a593Smuzhiyun 	TEGRA124_LANE("hsic-1", 0x004, 15, 0x1, 0, usb),
101*4882a593Smuzhiyun 	TEGRA124_LANE("pcie-0", 0x134, 16, 0x3, 1, pci),
102*4882a593Smuzhiyun 	TEGRA124_LANE("pcie-1", 0x134, 18, 0x3, 2, pci),
103*4882a593Smuzhiyun 	TEGRA124_LANE("pcie-2", 0x134, 20, 0x3, 3, pci),
104*4882a593Smuzhiyun 	TEGRA124_LANE("pcie-3", 0x134, 22, 0x3, 4, pci),
105*4882a593Smuzhiyun 	TEGRA124_LANE("pcie-4", 0x134, 24, 0x3, 5, pci),
106*4882a593Smuzhiyun 	TEGRA124_LANE("sata-0", 0x134, 26, 0x3, 6, pci),
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
tegra_xusb_padctl_enable(struct tegra_xusb_padctl * padctl)109*4882a593Smuzhiyun static int tegra_xusb_padctl_enable(struct tegra_xusb_padctl *padctl)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	u32 value;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if (padctl->enable++ > 0)
114*4882a593Smuzhiyun 		return 0;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
117*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN;
118*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	udelay(100);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
123*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY;
124*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	udelay(100);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
129*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN;
130*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	return 0;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
tegra_xusb_padctl_disable(struct tegra_xusb_padctl * padctl)135*4882a593Smuzhiyun static int tegra_xusb_padctl_disable(struct tegra_xusb_padctl *padctl)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	u32 value;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	if (padctl->enable == 0) {
140*4882a593Smuzhiyun 		pr_err("unbalanced enable/disable");
141*4882a593Smuzhiyun 		return 0;
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	if (--padctl->enable > 0)
145*4882a593Smuzhiyun 		return 0;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
148*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN;
149*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	udelay(100);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
154*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY;
155*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	udelay(100);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
160*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN;
161*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
phy_prepare(struct tegra_xusb_phy * phy)166*4882a593Smuzhiyun static int phy_prepare(struct tegra_xusb_phy *phy)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	return tegra_xusb_padctl_enable(phy->padctl);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
phy_unprepare(struct tegra_xusb_phy * phy)171*4882a593Smuzhiyun static int phy_unprepare(struct tegra_xusb_phy *phy)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	return tegra_xusb_padctl_disable(phy->padctl);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
pcie_phy_enable(struct tegra_xusb_phy * phy)176*4882a593Smuzhiyun static int pcie_phy_enable(struct tegra_xusb_phy *phy)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = phy->padctl;
179*4882a593Smuzhiyun 	int err = -ETIMEDOUT;
180*4882a593Smuzhiyun 	unsigned long start;
181*4882a593Smuzhiyun 	u32 value;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
184*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_PLL_P0_CTL1_REFCLK_SEL_MASK;
185*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL2);
188*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_PLL_P0_CTL2_REFCLKBUF_EN |
189*4882a593Smuzhiyun 		 XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_EN |
190*4882a593Smuzhiyun 		 XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_SEL;
191*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_P0_CTL2);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
194*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL_RST;
195*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	start = get_timer(0);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	while (get_timer(start) < 50) {
200*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
201*4882a593Smuzhiyun 		if (value & XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL0_LOCKDET) {
202*4882a593Smuzhiyun 			err = 0;
203*4882a593Smuzhiyun 			break;
204*4882a593Smuzhiyun 		}
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	return err;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
pcie_phy_disable(struct tegra_xusb_phy * phy)210*4882a593Smuzhiyun static int pcie_phy_disable(struct tegra_xusb_phy *phy)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = phy->padctl;
213*4882a593Smuzhiyun 	u32 value;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
216*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL_RST;
217*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
sata_phy_enable(struct tegra_xusb_phy * phy)222*4882a593Smuzhiyun static int sata_phy_enable(struct tegra_xusb_phy *phy)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = phy->padctl;
225*4882a593Smuzhiyun 	int err = -ETIMEDOUT;
226*4882a593Smuzhiyun 	unsigned long start;
227*4882a593Smuzhiyun 	u32 value;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1);
230*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ_OVRD;
231*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ;
232*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
235*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_PWR_OVRD;
236*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_IDDQ;
237*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
240*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_MODE;
241*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
244*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_RST;
245*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	start = get_timer(0);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	while (get_timer(start) < 50) {
250*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
251*4882a593Smuzhiyun 		if (value & XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_LOCKDET) {
252*4882a593Smuzhiyun 			err = 0;
253*4882a593Smuzhiyun 			break;
254*4882a593Smuzhiyun 		}
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	return err;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
sata_phy_disable(struct tegra_xusb_phy * phy)260*4882a593Smuzhiyun static int sata_phy_disable(struct tegra_xusb_phy *phy)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = phy->padctl;
263*4882a593Smuzhiyun 	u32 value;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
266*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_RST;
267*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
270*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_MODE;
271*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
274*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_PWR_OVRD;
275*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_IDDQ;
276*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1);
279*4882a593Smuzhiyun 	value |= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ_OVRD;
280*4882a593Smuzhiyun 	value |= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ;
281*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static const struct tegra_xusb_phy_ops pcie_phy_ops = {
287*4882a593Smuzhiyun 	.prepare = phy_prepare,
288*4882a593Smuzhiyun 	.enable = pcie_phy_enable,
289*4882a593Smuzhiyun 	.disable = pcie_phy_disable,
290*4882a593Smuzhiyun 	.unprepare = phy_unprepare,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static const struct tegra_xusb_phy_ops sata_phy_ops = {
294*4882a593Smuzhiyun 	.prepare = phy_prepare,
295*4882a593Smuzhiyun 	.enable = sata_phy_enable,
296*4882a593Smuzhiyun 	.disable = sata_phy_disable,
297*4882a593Smuzhiyun 	.unprepare = phy_unprepare,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static struct tegra_xusb_phy tegra124_phys[] = {
301*4882a593Smuzhiyun 	{
302*4882a593Smuzhiyun 		.type = TEGRA_XUSB_PADCTL_PCIE,
303*4882a593Smuzhiyun 		.ops = &pcie_phy_ops,
304*4882a593Smuzhiyun 		.padctl = &padctl,
305*4882a593Smuzhiyun 	},
306*4882a593Smuzhiyun 	{
307*4882a593Smuzhiyun 		.type = TEGRA_XUSB_PADCTL_SATA,
308*4882a593Smuzhiyun 		.ops = &sata_phy_ops,
309*4882a593Smuzhiyun 		.padctl = &padctl,
310*4882a593Smuzhiyun 	},
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static const struct tegra_xusb_padctl_soc tegra124_socdata = {
314*4882a593Smuzhiyun 	.lanes = tegra124_lanes,
315*4882a593Smuzhiyun 	.num_lanes = ARRAY_SIZE(tegra124_lanes),
316*4882a593Smuzhiyun 	.functions = tegra124_functions,
317*4882a593Smuzhiyun 	.num_functions = ARRAY_SIZE(tegra124_functions),
318*4882a593Smuzhiyun 	.phys = tegra124_phys,
319*4882a593Smuzhiyun 	.num_phys = ARRAY_SIZE(tegra124_phys),
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
tegra_xusb_padctl_init(void)322*4882a593Smuzhiyun void tegra_xusb_padctl_init(void)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	ofnode nodes[1];
325*4882a593Smuzhiyun 	int count = 0;
326*4882a593Smuzhiyun 	int ret;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	debug("%s: start\n", __func__);
329*4882a593Smuzhiyun 	if (of_live_active()) {
330*4882a593Smuzhiyun 		struct device_node *np = of_find_compatible_node(NULL, NULL,
331*4882a593Smuzhiyun 						"nvidia,tegra124-xusb-padctl");
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 		debug("np=%p\n", np);
334*4882a593Smuzhiyun 		if (np) {
335*4882a593Smuzhiyun 			nodes[0] = np_to_ofnode(np);
336*4882a593Smuzhiyun 			count = 1;
337*4882a593Smuzhiyun 		}
338*4882a593Smuzhiyun 	} else {
339*4882a593Smuzhiyun 		int node_offsets[1];
340*4882a593Smuzhiyun 		int i;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 		count = fdtdec_find_aliases_for_id(gd->fdt_blob, "padctl",
343*4882a593Smuzhiyun 				COMPAT_NVIDIA_TEGRA124_XUSB_PADCTL,
344*4882a593Smuzhiyun 				node_offsets, ARRAY_SIZE(node_offsets));
345*4882a593Smuzhiyun 		for (i = 0; i < count; i++)
346*4882a593Smuzhiyun 			nodes[i] = offset_to_ofnode(node_offsets[i]);
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	ret = tegra_xusb_process_nodes(nodes, count, &tegra124_socdata);
350*4882a593Smuzhiyun 	debug("%s: done, ret=%d\n", __func__, ret);
351*4882a593Smuzhiyun }
352