1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2013-2015
3*4882a593Smuzhiyun * NVIDIA Corporation <www.nvidia.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /* Tegra124 Clock control functions */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch/sysctr.h>
14*4882a593Smuzhiyun #include <asm/arch/tegra.h>
15*4882a593Smuzhiyun #include <asm/arch-tegra/clk_rst.h>
16*4882a593Smuzhiyun #include <asm/arch-tegra/timer.h>
17*4882a593Smuzhiyun #include <div64.h>
18*4882a593Smuzhiyun #include <fdtdec.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun * Clock types that we can use as a source. The Tegra124 has muxes for the
22*4882a593Smuzhiyun * peripheral clocks, and in most cases there are four options for the clock
23*4882a593Smuzhiyun * source. This gives us a clock 'type' and exploits what commonality exists
24*4882a593Smuzhiyun * in the device.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * Letters are obvious, except for T which means CLK_M, and S which means the
27*4882a593Smuzhiyun * clock derived from 32KHz. Beware that CLK_M (also called OSC in the
28*4882a593Smuzhiyun * datasheet) and PLL_M are different things. The former is the basic
29*4882a593Smuzhiyun * clock supplied to the SOC from an external oscillator. The latter is the
30*4882a593Smuzhiyun * memory clock PLL.
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun * See definitions in clock_id in the header file.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun enum clock_type_id {
35*4882a593Smuzhiyun CLOCK_TYPE_AXPT, /* PLL_A, PLL_X, PLL_P, CLK_M */
36*4882a593Smuzhiyun CLOCK_TYPE_MCPA, /* and so on */
37*4882a593Smuzhiyun CLOCK_TYPE_MCPT,
38*4882a593Smuzhiyun CLOCK_TYPE_PCM,
39*4882a593Smuzhiyun CLOCK_TYPE_PCMT,
40*4882a593Smuzhiyun CLOCK_TYPE_PDCT,
41*4882a593Smuzhiyun CLOCK_TYPE_ACPT,
42*4882a593Smuzhiyun CLOCK_TYPE_ASPTE,
43*4882a593Smuzhiyun CLOCK_TYPE_PMDACD2T,
44*4882a593Smuzhiyun CLOCK_TYPE_PCST,
45*4882a593Smuzhiyun CLOCK_TYPE_DP,
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun CLOCK_TYPE_PC2CC3M,
48*4882a593Smuzhiyun CLOCK_TYPE_PC2CC3S_T,
49*4882a593Smuzhiyun CLOCK_TYPE_PC2CC3M_T,
50*4882a593Smuzhiyun CLOCK_TYPE_PC2CC3M_T16, /* PC2CC3M_T, but w/16-bit divisor (I2C) */
51*4882a593Smuzhiyun CLOCK_TYPE_MC2CC3P_A,
52*4882a593Smuzhiyun CLOCK_TYPE_M,
53*4882a593Smuzhiyun CLOCK_TYPE_MCPTM2C2C3,
54*4882a593Smuzhiyun CLOCK_TYPE_PC2CC3T_S,
55*4882a593Smuzhiyun CLOCK_TYPE_AC2CC3P_TS2,
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun CLOCK_TYPE_COUNT,
58*4882a593Smuzhiyun CLOCK_TYPE_NONE = -1, /* invalid clock type */
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun enum {
62*4882a593Smuzhiyun CLOCK_MAX_MUX = 8 /* number of source options for each clock */
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * Clock source mux for each clock type. This just converts our enum into
67*4882a593Smuzhiyun * a list of mux sources for use by the code.
68*4882a593Smuzhiyun *
69*4882a593Smuzhiyun * Note:
70*4882a593Smuzhiyun * The extra column in each clock source array is used to store the mask
71*4882a593Smuzhiyun * bits in its register for the source.
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun #define CLK(x) CLOCK_ID_ ## x
74*4882a593Smuzhiyun static enum clock_id clock_source[CLOCK_TYPE_COUNT][CLOCK_MAX_MUX+1] = {
75*4882a593Smuzhiyun { CLK(AUDIO), CLK(XCPU), CLK(PERIPH), CLK(OSC),
76*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
77*4882a593Smuzhiyun MASK_BITS_31_30},
78*4882a593Smuzhiyun { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(AUDIO),
79*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
80*4882a593Smuzhiyun MASK_BITS_31_30},
81*4882a593Smuzhiyun { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
82*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
83*4882a593Smuzhiyun MASK_BITS_31_30},
84*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(NONE),
85*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
86*4882a593Smuzhiyun MASK_BITS_31_30},
87*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(OSC),
88*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
89*4882a593Smuzhiyun MASK_BITS_31_30},
90*4882a593Smuzhiyun { CLK(PERIPH), CLK(DISPLAY), CLK(CGENERAL), CLK(OSC),
91*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
92*4882a593Smuzhiyun MASK_BITS_31_30},
93*4882a593Smuzhiyun { CLK(AUDIO), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
94*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
95*4882a593Smuzhiyun MASK_BITS_31_30},
96*4882a593Smuzhiyun { CLK(AUDIO), CLK(SFROM32KHZ), CLK(PERIPH), CLK(OSC),
97*4882a593Smuzhiyun CLK(EPCI), CLK(NONE), CLK(NONE), CLK(NONE),
98*4882a593Smuzhiyun MASK_BITS_31_29},
99*4882a593Smuzhiyun { CLK(PERIPH), CLK(MEMORY), CLK(DISPLAY), CLK(AUDIO),
100*4882a593Smuzhiyun CLK(CGENERAL), CLK(DISPLAY2), CLK(OSC), CLK(NONE),
101*4882a593Smuzhiyun MASK_BITS_31_29},
102*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL), CLK(SFROM32KHZ), CLK(OSC),
103*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
104*4882a593Smuzhiyun MASK_BITS_31_28},
105*4882a593Smuzhiyun /* CLOCK_TYPE_DP */
106*4882a593Smuzhiyun { CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
107*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
108*4882a593Smuzhiyun MASK_BITS_31_28},
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* Additional clock types on Tegra114+ */
111*4882a593Smuzhiyun /* CLOCK_TYPE_PC2CC3M */
112*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
113*4882a593Smuzhiyun CLK(MEMORY), CLK(NONE), CLK(NONE), CLK(NONE),
114*4882a593Smuzhiyun MASK_BITS_31_29},
115*4882a593Smuzhiyun /* CLOCK_TYPE_PC2CC3S_T */
116*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
117*4882a593Smuzhiyun CLK(SFROM32KHZ), CLK(NONE), CLK(OSC), CLK(NONE),
118*4882a593Smuzhiyun MASK_BITS_31_29},
119*4882a593Smuzhiyun /* CLOCK_TYPE_PC2CC3M_T */
120*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
121*4882a593Smuzhiyun CLK(MEMORY), CLK(NONE), CLK(OSC), CLK(NONE),
122*4882a593Smuzhiyun MASK_BITS_31_29},
123*4882a593Smuzhiyun /* CLOCK_TYPE_PC2CC3M_T, w/16-bit divisor (I2C) */
124*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
125*4882a593Smuzhiyun CLK(MEMORY), CLK(NONE), CLK(OSC), CLK(NONE),
126*4882a593Smuzhiyun MASK_BITS_31_29},
127*4882a593Smuzhiyun /* CLOCK_TYPE_MC2CC3P_A */
128*4882a593Smuzhiyun { CLK(MEMORY), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
129*4882a593Smuzhiyun CLK(PERIPH), CLK(NONE), CLK(AUDIO), CLK(NONE),
130*4882a593Smuzhiyun MASK_BITS_31_29},
131*4882a593Smuzhiyun /* CLOCK_TYPE_M */
132*4882a593Smuzhiyun { CLK(MEMORY), CLK(NONE), CLK(NONE), CLK(NONE),
133*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
134*4882a593Smuzhiyun MASK_BITS_31_30},
135*4882a593Smuzhiyun /* CLOCK_TYPE_MCPTM2C2C3 */
136*4882a593Smuzhiyun { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
137*4882a593Smuzhiyun CLK(MEMORY2), CLK(CGENERAL2), CLK(CGENERAL3), CLK(NONE),
138*4882a593Smuzhiyun MASK_BITS_31_29},
139*4882a593Smuzhiyun /* CLOCK_TYPE_PC2CC3T_S */
140*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
141*4882a593Smuzhiyun CLK(OSC), CLK(NONE), CLK(SFROM32KHZ), CLK(NONE),
142*4882a593Smuzhiyun MASK_BITS_31_29},
143*4882a593Smuzhiyun /* CLOCK_TYPE_AC2CC3P_TS2 */
144*4882a593Smuzhiyun { CLK(AUDIO), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
145*4882a593Smuzhiyun CLK(PERIPH), CLK(NONE), CLK(OSC), CLK(SRC2),
146*4882a593Smuzhiyun MASK_BITS_31_29},
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * Clock type for each peripheral clock source. We put the name in each
151*4882a593Smuzhiyun * record just so it is easy to match things up
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun #define TYPE(name, type) type
154*4882a593Smuzhiyun static enum clock_type_id clock_periph_type[PERIPHC_COUNT] = {
155*4882a593Smuzhiyun /* 0x00 */
156*4882a593Smuzhiyun TYPE(PERIPHC_I2S1, CLOCK_TYPE_AXPT),
157*4882a593Smuzhiyun TYPE(PERIPHC_I2S2, CLOCK_TYPE_AXPT),
158*4882a593Smuzhiyun TYPE(PERIPHC_SPDIF_OUT, CLOCK_TYPE_AXPT),
159*4882a593Smuzhiyun TYPE(PERIPHC_SPDIF_IN, CLOCK_TYPE_PC2CC3M),
160*4882a593Smuzhiyun TYPE(PERIPHC_PWM, CLOCK_TYPE_PC2CC3S_T),
161*4882a593Smuzhiyun TYPE(PERIPHC_05h, CLOCK_TYPE_NONE),
162*4882a593Smuzhiyun TYPE(PERIPHC_SBC2, CLOCK_TYPE_PC2CC3M_T),
163*4882a593Smuzhiyun TYPE(PERIPHC_SBC3, CLOCK_TYPE_PC2CC3M_T),
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* 0x08 */
166*4882a593Smuzhiyun TYPE(PERIPHC_08h, CLOCK_TYPE_NONE),
167*4882a593Smuzhiyun TYPE(PERIPHC_I2C1, CLOCK_TYPE_PC2CC3M_T16),
168*4882a593Smuzhiyun TYPE(PERIPHC_I2C5, CLOCK_TYPE_PC2CC3M_T16),
169*4882a593Smuzhiyun TYPE(PERIPHC_0bh, CLOCK_TYPE_NONE),
170*4882a593Smuzhiyun TYPE(PERIPHC_0ch, CLOCK_TYPE_NONE),
171*4882a593Smuzhiyun TYPE(PERIPHC_SBC1, CLOCK_TYPE_PC2CC3M_T),
172*4882a593Smuzhiyun TYPE(PERIPHC_DISP1, CLOCK_TYPE_PMDACD2T),
173*4882a593Smuzhiyun TYPE(PERIPHC_DISP2, CLOCK_TYPE_PMDACD2T),
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* 0x10 */
176*4882a593Smuzhiyun TYPE(PERIPHC_10h, CLOCK_TYPE_NONE),
177*4882a593Smuzhiyun TYPE(PERIPHC_11h, CLOCK_TYPE_NONE),
178*4882a593Smuzhiyun TYPE(PERIPHC_VI, CLOCK_TYPE_MC2CC3P_A),
179*4882a593Smuzhiyun TYPE(PERIPHC_13h, CLOCK_TYPE_NONE),
180*4882a593Smuzhiyun TYPE(PERIPHC_SDMMC1, CLOCK_TYPE_PC2CC3M_T),
181*4882a593Smuzhiyun TYPE(PERIPHC_SDMMC2, CLOCK_TYPE_PC2CC3M_T),
182*4882a593Smuzhiyun TYPE(PERIPHC_16h, CLOCK_TYPE_NONE),
183*4882a593Smuzhiyun TYPE(PERIPHC_17h, CLOCK_TYPE_NONE),
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* 0x18 */
186*4882a593Smuzhiyun TYPE(PERIPHC_18h, CLOCK_TYPE_NONE),
187*4882a593Smuzhiyun TYPE(PERIPHC_SDMMC4, CLOCK_TYPE_PC2CC3M_T),
188*4882a593Smuzhiyun TYPE(PERIPHC_VFIR, CLOCK_TYPE_PC2CC3M_T),
189*4882a593Smuzhiyun TYPE(PERIPHC_1Bh, CLOCK_TYPE_NONE),
190*4882a593Smuzhiyun TYPE(PERIPHC_1Ch, CLOCK_TYPE_NONE),
191*4882a593Smuzhiyun TYPE(PERIPHC_HSI, CLOCK_TYPE_PC2CC3M_T),
192*4882a593Smuzhiyun TYPE(PERIPHC_UART1, CLOCK_TYPE_PC2CC3M_T),
193*4882a593Smuzhiyun TYPE(PERIPHC_UART2, CLOCK_TYPE_PC2CC3M_T),
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* 0x20 */
196*4882a593Smuzhiyun TYPE(PERIPHC_HOST1X, CLOCK_TYPE_MC2CC3P_A),
197*4882a593Smuzhiyun TYPE(PERIPHC_21h, CLOCK_TYPE_NONE),
198*4882a593Smuzhiyun TYPE(PERIPHC_22h, CLOCK_TYPE_NONE),
199*4882a593Smuzhiyun TYPE(PERIPHC_HDMI, CLOCK_TYPE_PMDACD2T),
200*4882a593Smuzhiyun TYPE(PERIPHC_24h, CLOCK_TYPE_NONE),
201*4882a593Smuzhiyun TYPE(PERIPHC_25h, CLOCK_TYPE_NONE),
202*4882a593Smuzhiyun TYPE(PERIPHC_I2C2, CLOCK_TYPE_PC2CC3M_T16),
203*4882a593Smuzhiyun TYPE(PERIPHC_EMC, CLOCK_TYPE_MCPTM2C2C3),
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* 0x28 */
206*4882a593Smuzhiyun TYPE(PERIPHC_UART3, CLOCK_TYPE_PC2CC3M_T),
207*4882a593Smuzhiyun TYPE(PERIPHC_29h, CLOCK_TYPE_NONE),
208*4882a593Smuzhiyun TYPE(PERIPHC_VI_SENSOR, CLOCK_TYPE_MC2CC3P_A),
209*4882a593Smuzhiyun TYPE(PERIPHC_2bh, CLOCK_TYPE_NONE),
210*4882a593Smuzhiyun TYPE(PERIPHC_2ch, CLOCK_TYPE_NONE),
211*4882a593Smuzhiyun TYPE(PERIPHC_SBC4, CLOCK_TYPE_PC2CC3M_T),
212*4882a593Smuzhiyun TYPE(PERIPHC_I2C3, CLOCK_TYPE_PC2CC3M_T16),
213*4882a593Smuzhiyun TYPE(PERIPHC_SDMMC3, CLOCK_TYPE_PC2CC3M_T),
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* 0x30 */
216*4882a593Smuzhiyun TYPE(PERIPHC_UART4, CLOCK_TYPE_PC2CC3M_T),
217*4882a593Smuzhiyun TYPE(PERIPHC_UART5, CLOCK_TYPE_PC2CC3M_T),
218*4882a593Smuzhiyun TYPE(PERIPHC_VDE, CLOCK_TYPE_PC2CC3M_T),
219*4882a593Smuzhiyun TYPE(PERIPHC_OWR, CLOCK_TYPE_PC2CC3M_T),
220*4882a593Smuzhiyun TYPE(PERIPHC_NOR, CLOCK_TYPE_PC2CC3M_T),
221*4882a593Smuzhiyun TYPE(PERIPHC_CSITE, CLOCK_TYPE_PC2CC3M_T),
222*4882a593Smuzhiyun TYPE(PERIPHC_I2S0, CLOCK_TYPE_AXPT),
223*4882a593Smuzhiyun TYPE(PERIPHC_DTV, CLOCK_TYPE_NONE),
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* 0x38 */
226*4882a593Smuzhiyun TYPE(PERIPHC_38h, CLOCK_TYPE_NONE),
227*4882a593Smuzhiyun TYPE(PERIPHC_39h, CLOCK_TYPE_NONE),
228*4882a593Smuzhiyun TYPE(PERIPHC_3ah, CLOCK_TYPE_NONE),
229*4882a593Smuzhiyun TYPE(PERIPHC_3bh, CLOCK_TYPE_NONE),
230*4882a593Smuzhiyun TYPE(PERIPHC_MSENC, CLOCK_TYPE_MC2CC3P_A),
231*4882a593Smuzhiyun TYPE(PERIPHC_TSEC, CLOCK_TYPE_PC2CC3M_T),
232*4882a593Smuzhiyun TYPE(PERIPHC_3eh, CLOCK_TYPE_NONE),
233*4882a593Smuzhiyun TYPE(PERIPHC_OSC, CLOCK_TYPE_NONE),
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* 0x40 */
236*4882a593Smuzhiyun TYPE(PERIPHC_40h, CLOCK_TYPE_NONE), /* start with 0x3b0 */
237*4882a593Smuzhiyun TYPE(PERIPHC_MSELECT, CLOCK_TYPE_PC2CC3M_T),
238*4882a593Smuzhiyun TYPE(PERIPHC_TSENSOR, CLOCK_TYPE_PC2CC3T_S),
239*4882a593Smuzhiyun TYPE(PERIPHC_I2S3, CLOCK_TYPE_AXPT),
240*4882a593Smuzhiyun TYPE(PERIPHC_I2S4, CLOCK_TYPE_AXPT),
241*4882a593Smuzhiyun TYPE(PERIPHC_I2C4, CLOCK_TYPE_PC2CC3M_T16),
242*4882a593Smuzhiyun TYPE(PERIPHC_SBC5, CLOCK_TYPE_PC2CC3M_T),
243*4882a593Smuzhiyun TYPE(PERIPHC_SBC6, CLOCK_TYPE_PC2CC3M_T),
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* 0x48 */
246*4882a593Smuzhiyun TYPE(PERIPHC_AUDIO, CLOCK_TYPE_AC2CC3P_TS2),
247*4882a593Smuzhiyun TYPE(PERIPHC_49h, CLOCK_TYPE_NONE),
248*4882a593Smuzhiyun TYPE(PERIPHC_DAM0, CLOCK_TYPE_AC2CC3P_TS2),
249*4882a593Smuzhiyun TYPE(PERIPHC_DAM1, CLOCK_TYPE_AC2CC3P_TS2),
250*4882a593Smuzhiyun TYPE(PERIPHC_DAM2, CLOCK_TYPE_AC2CC3P_TS2),
251*4882a593Smuzhiyun TYPE(PERIPHC_HDA2CODEC2X, CLOCK_TYPE_PC2CC3M_T),
252*4882a593Smuzhiyun TYPE(PERIPHC_ACTMON, CLOCK_TYPE_PC2CC3S_T),
253*4882a593Smuzhiyun TYPE(PERIPHC_EXTPERIPH1, CLOCK_TYPE_ASPTE),
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* 0x50 */
256*4882a593Smuzhiyun TYPE(PERIPHC_EXTPERIPH2, CLOCK_TYPE_ASPTE),
257*4882a593Smuzhiyun TYPE(PERIPHC_EXTPERIPH3, CLOCK_TYPE_ASPTE),
258*4882a593Smuzhiyun TYPE(PERIPHC_52h, CLOCK_TYPE_NONE),
259*4882a593Smuzhiyun TYPE(PERIPHC_I2CSLOW, CLOCK_TYPE_PC2CC3S_T),
260*4882a593Smuzhiyun TYPE(PERIPHC_SYS, CLOCK_TYPE_NONE),
261*4882a593Smuzhiyun TYPE(PERIPHC_55h, CLOCK_TYPE_NONE),
262*4882a593Smuzhiyun TYPE(PERIPHC_56h, CLOCK_TYPE_NONE),
263*4882a593Smuzhiyun TYPE(PERIPHC_57h, CLOCK_TYPE_NONE),
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* 0x58 */
266*4882a593Smuzhiyun TYPE(PERIPHC_58h, CLOCK_TYPE_NONE),
267*4882a593Smuzhiyun TYPE(PERIPHC_SOR, CLOCK_TYPE_NONE),
268*4882a593Smuzhiyun TYPE(PERIPHC_5ah, CLOCK_TYPE_NONE),
269*4882a593Smuzhiyun TYPE(PERIPHC_5bh, CLOCK_TYPE_NONE),
270*4882a593Smuzhiyun TYPE(PERIPHC_SATAOOB, CLOCK_TYPE_PCMT),
271*4882a593Smuzhiyun TYPE(PERIPHC_SATA, CLOCK_TYPE_PCMT),
272*4882a593Smuzhiyun TYPE(PERIPHC_HDA, CLOCK_TYPE_PC2CC3M_T),
273*4882a593Smuzhiyun TYPE(PERIPHC_5fh, CLOCK_TYPE_NONE),
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* 0x60 */
276*4882a593Smuzhiyun TYPE(PERIPHC_XUSB_CORE_HOST, CLOCK_TYPE_NONE),
277*4882a593Smuzhiyun TYPE(PERIPHC_XUSB_FALCON, CLOCK_TYPE_NONE),
278*4882a593Smuzhiyun TYPE(PERIPHC_XUSB_FS, CLOCK_TYPE_NONE),
279*4882a593Smuzhiyun TYPE(PERIPHC_XUSB_CORE_DEV, CLOCK_TYPE_NONE),
280*4882a593Smuzhiyun TYPE(PERIPHC_XUSB_SS, CLOCK_TYPE_NONE),
281*4882a593Smuzhiyun TYPE(PERIPHC_CILAB, CLOCK_TYPE_NONE),
282*4882a593Smuzhiyun TYPE(PERIPHC_CILCD, CLOCK_TYPE_NONE),
283*4882a593Smuzhiyun TYPE(PERIPHC_CILE, CLOCK_TYPE_NONE),
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* 0x68 */
286*4882a593Smuzhiyun TYPE(PERIPHC_DSIA_LP, CLOCK_TYPE_NONE),
287*4882a593Smuzhiyun TYPE(PERIPHC_DSIB_LP, CLOCK_TYPE_NONE),
288*4882a593Smuzhiyun TYPE(PERIPHC_ENTROPY, CLOCK_TYPE_NONE),
289*4882a593Smuzhiyun TYPE(PERIPHC_DVFS_REF, CLOCK_TYPE_NONE),
290*4882a593Smuzhiyun TYPE(PERIPHC_DVFS_SOC, CLOCK_TYPE_NONE),
291*4882a593Smuzhiyun TYPE(PERIPHC_TRACECLKIN, CLOCK_TYPE_NONE),
292*4882a593Smuzhiyun TYPE(PERIPHC_ADX0, CLOCK_TYPE_NONE),
293*4882a593Smuzhiyun TYPE(PERIPHC_AMX0, CLOCK_TYPE_NONE),
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* 0x70 */
296*4882a593Smuzhiyun TYPE(PERIPHC_EMC_LATENCY, CLOCK_TYPE_NONE),
297*4882a593Smuzhiyun TYPE(PERIPHC_SOC_THERM, CLOCK_TYPE_NONE),
298*4882a593Smuzhiyun TYPE(PERIPHC_72h, CLOCK_TYPE_NONE),
299*4882a593Smuzhiyun TYPE(PERIPHC_73h, CLOCK_TYPE_NONE),
300*4882a593Smuzhiyun TYPE(PERIPHC_74h, CLOCK_TYPE_NONE),
301*4882a593Smuzhiyun TYPE(PERIPHC_75h, CLOCK_TYPE_NONE),
302*4882a593Smuzhiyun TYPE(PERIPHC_VI_SENSOR2, CLOCK_TYPE_NONE),
303*4882a593Smuzhiyun TYPE(PERIPHC_I2C6, CLOCK_TYPE_PC2CC3M_T16),
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* 0x78 */
306*4882a593Smuzhiyun TYPE(PERIPHC_78h, CLOCK_TYPE_NONE),
307*4882a593Smuzhiyun TYPE(PERIPHC_EMC_DLL, CLOCK_TYPE_MCPTM2C2C3),
308*4882a593Smuzhiyun TYPE(PERIPHC_HDMI_AUDIO, CLOCK_TYPE_NONE),
309*4882a593Smuzhiyun TYPE(PERIPHC_CLK72MHZ, CLOCK_TYPE_NONE),
310*4882a593Smuzhiyun TYPE(PERIPHC_ADX1, CLOCK_TYPE_AC2CC3P_TS2),
311*4882a593Smuzhiyun TYPE(PERIPHC_AMX1, CLOCK_TYPE_AC2CC3P_TS2),
312*4882a593Smuzhiyun TYPE(PERIPHC_VIC, CLOCK_TYPE_NONE),
313*4882a593Smuzhiyun TYPE(PERIPHC_7Fh, CLOCK_TYPE_NONE),
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun * This array translates a periph_id to a periphc_internal_id
318*4882a593Smuzhiyun *
319*4882a593Smuzhiyun * Not present/matched up:
320*4882a593Smuzhiyun * uint vi_sensor; _VI_SENSOR_0, 0x1A8
321*4882a593Smuzhiyun * SPDIF - which is both 0x08 and 0x0c
322*4882a593Smuzhiyun *
323*4882a593Smuzhiyun */
324*4882a593Smuzhiyun #define NONE(name) (-1)
325*4882a593Smuzhiyun #define OFFSET(name, value) PERIPHC_ ## name
326*4882a593Smuzhiyun static s8 periph_id_to_internal_id[PERIPH_ID_COUNT] = {
327*4882a593Smuzhiyun /* Low word: 31:0 */
328*4882a593Smuzhiyun NONE(CPU),
329*4882a593Smuzhiyun NONE(COP),
330*4882a593Smuzhiyun NONE(TRIGSYS),
331*4882a593Smuzhiyun NONE(ISPB),
332*4882a593Smuzhiyun NONE(RESERVED4),
333*4882a593Smuzhiyun NONE(TMR),
334*4882a593Smuzhiyun PERIPHC_UART1,
335*4882a593Smuzhiyun PERIPHC_UART2, /* and vfir 0x68 */
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* 8 */
338*4882a593Smuzhiyun NONE(GPIO),
339*4882a593Smuzhiyun PERIPHC_SDMMC2,
340*4882a593Smuzhiyun PERIPHC_SPDIF_IN,
341*4882a593Smuzhiyun PERIPHC_I2S1,
342*4882a593Smuzhiyun PERIPHC_I2C1,
343*4882a593Smuzhiyun NONE(RESERVED13),
344*4882a593Smuzhiyun PERIPHC_SDMMC1,
345*4882a593Smuzhiyun PERIPHC_SDMMC4,
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* 16 */
348*4882a593Smuzhiyun NONE(TCW),
349*4882a593Smuzhiyun PERIPHC_PWM,
350*4882a593Smuzhiyun PERIPHC_I2S2,
351*4882a593Smuzhiyun NONE(RESERVED19),
352*4882a593Smuzhiyun PERIPHC_VI,
353*4882a593Smuzhiyun NONE(RESERVED21),
354*4882a593Smuzhiyun NONE(USBD),
355*4882a593Smuzhiyun NONE(ISP),
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* 24 */
358*4882a593Smuzhiyun NONE(RESERVED24),
359*4882a593Smuzhiyun NONE(RESERVED25),
360*4882a593Smuzhiyun PERIPHC_DISP2,
361*4882a593Smuzhiyun PERIPHC_DISP1,
362*4882a593Smuzhiyun PERIPHC_HOST1X,
363*4882a593Smuzhiyun NONE(VCP),
364*4882a593Smuzhiyun PERIPHC_I2S0,
365*4882a593Smuzhiyun NONE(CACHE2),
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* Middle word: 63:32 */
368*4882a593Smuzhiyun NONE(MEM),
369*4882a593Smuzhiyun NONE(AHBDMA),
370*4882a593Smuzhiyun NONE(APBDMA),
371*4882a593Smuzhiyun NONE(RESERVED35),
372*4882a593Smuzhiyun NONE(RESERVED36),
373*4882a593Smuzhiyun NONE(STAT_MON),
374*4882a593Smuzhiyun NONE(RESERVED38),
375*4882a593Smuzhiyun NONE(FUSE),
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* 40 */
378*4882a593Smuzhiyun NONE(KFUSE),
379*4882a593Smuzhiyun PERIPHC_SBC1, /* SBCx = SPIx */
380*4882a593Smuzhiyun PERIPHC_NOR,
381*4882a593Smuzhiyun NONE(RESERVED43),
382*4882a593Smuzhiyun PERIPHC_SBC2,
383*4882a593Smuzhiyun NONE(XIO),
384*4882a593Smuzhiyun PERIPHC_SBC3,
385*4882a593Smuzhiyun PERIPHC_I2C5,
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* 48 */
388*4882a593Smuzhiyun NONE(DSI),
389*4882a593Smuzhiyun NONE(RESERVED49),
390*4882a593Smuzhiyun PERIPHC_HSI,
391*4882a593Smuzhiyun PERIPHC_HDMI,
392*4882a593Smuzhiyun NONE(CSI),
393*4882a593Smuzhiyun NONE(RESERVED53),
394*4882a593Smuzhiyun PERIPHC_I2C2,
395*4882a593Smuzhiyun PERIPHC_UART3,
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* 56 */
398*4882a593Smuzhiyun NONE(MIPI_CAL),
399*4882a593Smuzhiyun PERIPHC_EMC,
400*4882a593Smuzhiyun NONE(USB2),
401*4882a593Smuzhiyun NONE(USB3),
402*4882a593Smuzhiyun NONE(RESERVED60),
403*4882a593Smuzhiyun PERIPHC_VDE,
404*4882a593Smuzhiyun NONE(BSEA),
405*4882a593Smuzhiyun NONE(BSEV),
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* Upper word 95:64 */
408*4882a593Smuzhiyun NONE(RESERVED64),
409*4882a593Smuzhiyun PERIPHC_UART4,
410*4882a593Smuzhiyun PERIPHC_UART5,
411*4882a593Smuzhiyun PERIPHC_I2C3,
412*4882a593Smuzhiyun PERIPHC_SBC4,
413*4882a593Smuzhiyun PERIPHC_SDMMC3,
414*4882a593Smuzhiyun NONE(PCIE),
415*4882a593Smuzhiyun PERIPHC_OWR,
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* 72 */
418*4882a593Smuzhiyun NONE(AFI),
419*4882a593Smuzhiyun PERIPHC_CSITE,
420*4882a593Smuzhiyun NONE(PCIEXCLK),
421*4882a593Smuzhiyun NONE(AVPUCQ),
422*4882a593Smuzhiyun NONE(LA),
423*4882a593Smuzhiyun NONE(TRACECLKIN),
424*4882a593Smuzhiyun NONE(SOC_THERM),
425*4882a593Smuzhiyun NONE(DTV),
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* 80 */
428*4882a593Smuzhiyun NONE(RESERVED80),
429*4882a593Smuzhiyun PERIPHC_I2CSLOW,
430*4882a593Smuzhiyun NONE(DSIB),
431*4882a593Smuzhiyun PERIPHC_TSEC,
432*4882a593Smuzhiyun NONE(RESERVED84),
433*4882a593Smuzhiyun NONE(RESERVED85),
434*4882a593Smuzhiyun NONE(RESERVED86),
435*4882a593Smuzhiyun NONE(EMUCIF),
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* 88 */
438*4882a593Smuzhiyun NONE(RESERVED88),
439*4882a593Smuzhiyun NONE(XUSB_HOST),
440*4882a593Smuzhiyun NONE(RESERVED90),
441*4882a593Smuzhiyun PERIPHC_MSENC,
442*4882a593Smuzhiyun NONE(RESERVED92),
443*4882a593Smuzhiyun NONE(RESERVED93),
444*4882a593Smuzhiyun NONE(RESERVED94),
445*4882a593Smuzhiyun NONE(XUSB_DEV),
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* V word: 31:0 */
448*4882a593Smuzhiyun NONE(CPUG),
449*4882a593Smuzhiyun NONE(CPULP),
450*4882a593Smuzhiyun NONE(V_RESERVED2),
451*4882a593Smuzhiyun PERIPHC_MSELECT,
452*4882a593Smuzhiyun NONE(V_RESERVED4),
453*4882a593Smuzhiyun PERIPHC_I2S3,
454*4882a593Smuzhiyun PERIPHC_I2S4,
455*4882a593Smuzhiyun PERIPHC_I2C4,
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* 104 */
458*4882a593Smuzhiyun PERIPHC_SBC5,
459*4882a593Smuzhiyun PERIPHC_SBC6,
460*4882a593Smuzhiyun PERIPHC_AUDIO,
461*4882a593Smuzhiyun NONE(APBIF),
462*4882a593Smuzhiyun PERIPHC_DAM0,
463*4882a593Smuzhiyun PERIPHC_DAM1,
464*4882a593Smuzhiyun PERIPHC_DAM2,
465*4882a593Smuzhiyun PERIPHC_HDA2CODEC2X,
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* 112 */
468*4882a593Smuzhiyun NONE(ATOMICS),
469*4882a593Smuzhiyun NONE(V_RESERVED17),
470*4882a593Smuzhiyun NONE(V_RESERVED18),
471*4882a593Smuzhiyun NONE(V_RESERVED19),
472*4882a593Smuzhiyun NONE(V_RESERVED20),
473*4882a593Smuzhiyun NONE(V_RESERVED21),
474*4882a593Smuzhiyun NONE(V_RESERVED22),
475*4882a593Smuzhiyun PERIPHC_ACTMON,
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /* 120 */
478*4882a593Smuzhiyun PERIPHC_EXTPERIPH1,
479*4882a593Smuzhiyun NONE(EXTPERIPH2),
480*4882a593Smuzhiyun NONE(EXTPERIPH3),
481*4882a593Smuzhiyun NONE(OOB),
482*4882a593Smuzhiyun PERIPHC_SATA,
483*4882a593Smuzhiyun PERIPHC_HDA,
484*4882a593Smuzhiyun NONE(TZRAM),
485*4882a593Smuzhiyun NONE(SE),
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* W word: 31:0 */
488*4882a593Smuzhiyun NONE(HDA2HDMICODEC),
489*4882a593Smuzhiyun NONE(SATACOLD),
490*4882a593Smuzhiyun NONE(W_RESERVED2),
491*4882a593Smuzhiyun NONE(W_RESERVED3),
492*4882a593Smuzhiyun NONE(W_RESERVED4),
493*4882a593Smuzhiyun NONE(W_RESERVED5),
494*4882a593Smuzhiyun NONE(W_RESERVED6),
495*4882a593Smuzhiyun NONE(W_RESERVED7),
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* 136 */
498*4882a593Smuzhiyun NONE(CEC),
499*4882a593Smuzhiyun NONE(W_RESERVED9),
500*4882a593Smuzhiyun NONE(W_RESERVED10),
501*4882a593Smuzhiyun NONE(W_RESERVED11),
502*4882a593Smuzhiyun NONE(W_RESERVED12),
503*4882a593Smuzhiyun NONE(W_RESERVED13),
504*4882a593Smuzhiyun NONE(XUSB_PADCTL),
505*4882a593Smuzhiyun NONE(W_RESERVED15),
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* 144 */
508*4882a593Smuzhiyun NONE(W_RESERVED16),
509*4882a593Smuzhiyun NONE(W_RESERVED17),
510*4882a593Smuzhiyun NONE(W_RESERVED18),
511*4882a593Smuzhiyun NONE(W_RESERVED19),
512*4882a593Smuzhiyun NONE(W_RESERVED20),
513*4882a593Smuzhiyun NONE(ENTROPY),
514*4882a593Smuzhiyun NONE(DDS),
515*4882a593Smuzhiyun NONE(W_RESERVED23),
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* 152 */
518*4882a593Smuzhiyun NONE(DP2),
519*4882a593Smuzhiyun NONE(AMX0),
520*4882a593Smuzhiyun NONE(ADX0),
521*4882a593Smuzhiyun NONE(DVFS),
522*4882a593Smuzhiyun NONE(XUSB_SS),
523*4882a593Smuzhiyun NONE(W_RESERVED29),
524*4882a593Smuzhiyun NONE(W_RESERVED30),
525*4882a593Smuzhiyun NONE(W_RESERVED31),
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* X word: 31:0 */
528*4882a593Smuzhiyun NONE(SPARE),
529*4882a593Smuzhiyun NONE(X_RESERVED1),
530*4882a593Smuzhiyun NONE(X_RESERVED2),
531*4882a593Smuzhiyun NONE(X_RESERVED3),
532*4882a593Smuzhiyun NONE(CAM_MCLK),
533*4882a593Smuzhiyun NONE(CAM_MCLK2),
534*4882a593Smuzhiyun PERIPHC_I2C6,
535*4882a593Smuzhiyun NONE(X_RESERVED7),
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* 168 */
538*4882a593Smuzhiyun NONE(X_RESERVED8),
539*4882a593Smuzhiyun NONE(X_RESERVED9),
540*4882a593Smuzhiyun NONE(X_RESERVED10),
541*4882a593Smuzhiyun NONE(VIM2_CLK),
542*4882a593Smuzhiyun NONE(X_RESERVED12),
543*4882a593Smuzhiyun NONE(X_RESERVED13),
544*4882a593Smuzhiyun NONE(EMC_DLL),
545*4882a593Smuzhiyun NONE(X_RESERVED15),
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* 176 */
548*4882a593Smuzhiyun NONE(HDMI_AUDIO),
549*4882a593Smuzhiyun NONE(CLK72MHZ),
550*4882a593Smuzhiyun NONE(VIC),
551*4882a593Smuzhiyun NONE(X_RESERVED19),
552*4882a593Smuzhiyun NONE(ADX1),
553*4882a593Smuzhiyun NONE(DPAUX),
554*4882a593Smuzhiyun PERIPHC_SOR,
555*4882a593Smuzhiyun NONE(X_RESERVED23),
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* 184 */
558*4882a593Smuzhiyun NONE(GPU),
559*4882a593Smuzhiyun NONE(AMX1),
560*4882a593Smuzhiyun NONE(X_RESERVED26),
561*4882a593Smuzhiyun NONE(X_RESERVED27),
562*4882a593Smuzhiyun NONE(X_RESERVED28),
563*4882a593Smuzhiyun NONE(X_RESERVED29),
564*4882a593Smuzhiyun NONE(X_RESERVED30),
565*4882a593Smuzhiyun NONE(X_RESERVED31),
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /*
569*4882a593Smuzhiyun * PLL divider shift/mask tables for all PLL IDs.
570*4882a593Smuzhiyun */
571*4882a593Smuzhiyun struct clk_pll_info tegra_pll_info_table[CLOCK_ID_PLL_COUNT] = {
572*4882a593Smuzhiyun /*
573*4882a593Smuzhiyun * T124: same as T114, some deviations from T2x/T30. Adds PLLDP.
574*4882a593Smuzhiyun * NOTE: If kcp_mask/kvco_mask == 0, they're not used in that PLL (PLLX, etc.)
575*4882a593Smuzhiyun * If lock_ena or lock_det are >31, they're not used in that PLL.
576*4882a593Smuzhiyun */
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x0F,
579*4882a593Smuzhiyun .lock_ena = 24, .lock_det = 27, .kcp_shift = 28, .kcp_mask = 3, .kvco_shift = 27, .kvco_mask = 1 }, /* PLLC */
580*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 0, .p_mask = 0,
581*4882a593Smuzhiyun .lock_ena = 0, .lock_det = 27, .kcp_shift = 1, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLM */
582*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
583*4882a593Smuzhiyun .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLP */
584*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
585*4882a593Smuzhiyun .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLA */
586*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x01,
587*4882a593Smuzhiyun .lock_ena = 22, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLU */
588*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
589*4882a593Smuzhiyun .lock_ena = 22, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLD */
590*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x0F,
591*4882a593Smuzhiyun .lock_ena = 18, .lock_det = 27, .kcp_shift = 0, .kcp_mask = 0, .kvco_shift = 0, .kvco_mask = 0 }, /* PLLX */
592*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 0, .p_mask = 0,
593*4882a593Smuzhiyun .lock_ena = 9, .lock_det = 11, .kcp_shift = 6, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLE */
594*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0x0F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
595*4882a593Smuzhiyun .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLS (RESERVED) */
596*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0xF,
597*4882a593Smuzhiyun .lock_ena = 30, .lock_det = 27, .kcp_shift = 25, .kcp_mask = 3, .kvco_shift = 24, .kvco_mask = 1 }, /* PLLDP */
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /*
601*4882a593Smuzhiyun * Get the oscillator frequency, from the corresponding hardware configuration
602*4882a593Smuzhiyun * field. Note that Tegra30+ support 3 new higher freqs, but we map back
603*4882a593Smuzhiyun * to the old T20 freqs. Support for the higher oscillators is TBD.
604*4882a593Smuzhiyun */
clock_get_osc_freq(void)605*4882a593Smuzhiyun enum clock_osc_freq clock_get_osc_freq(void)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
608*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
609*4882a593Smuzhiyun u32 reg;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun reg = readl(&clkrst->crc_osc_ctrl);
612*4882a593Smuzhiyun reg = (reg & OSC_FREQ_MASK) >> OSC_FREQ_SHIFT;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (reg & 1) /* one of the newer freqs */
615*4882a593Smuzhiyun printf("Warning: OSC_FREQ is unsupported! (%d)\n", reg);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun return reg >> 2; /* Map to most common (T20) freqs */
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* Returns a pointer to the clock source register for a peripheral */
get_periph_source_reg(enum periph_id periph_id)621*4882a593Smuzhiyun u32 *get_periph_source_reg(enum periph_id periph_id)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
624*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
625*4882a593Smuzhiyun enum periphc_internal_id internal_id;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun /* Coresight is a special case */
628*4882a593Smuzhiyun if (periph_id == PERIPH_ID_CSI)
629*4882a593Smuzhiyun return &clkrst->crc_clk_src[PERIPH_ID_CSI+1];
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun assert(periph_id >= PERIPH_ID_FIRST && periph_id < PERIPH_ID_COUNT);
632*4882a593Smuzhiyun internal_id = periph_id_to_internal_id[periph_id];
633*4882a593Smuzhiyun assert(internal_id != -1);
634*4882a593Smuzhiyun if (internal_id >= PERIPHC_X_FIRST) {
635*4882a593Smuzhiyun internal_id -= PERIPHC_X_FIRST;
636*4882a593Smuzhiyun return &clkrst->crc_clk_src_x[internal_id];
637*4882a593Smuzhiyun } else if (internal_id >= PERIPHC_VW_FIRST) {
638*4882a593Smuzhiyun internal_id -= PERIPHC_VW_FIRST;
639*4882a593Smuzhiyun return &clkrst->crc_clk_src_vw[internal_id];
640*4882a593Smuzhiyun } else {
641*4882a593Smuzhiyun return &clkrst->crc_clk_src[internal_id];
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
get_periph_clock_info(enum periph_id periph_id,int * mux_bits,int * divider_bits,int * type)645*4882a593Smuzhiyun int get_periph_clock_info(enum periph_id periph_id, int *mux_bits,
646*4882a593Smuzhiyun int *divider_bits, int *type)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun enum periphc_internal_id internal_id;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun if (!clock_periph_id_isvalid(periph_id))
651*4882a593Smuzhiyun return -1;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun internal_id = periph_id_to_internal_id[periph_id];
654*4882a593Smuzhiyun if (!periphc_internal_id_isvalid(internal_id))
655*4882a593Smuzhiyun return -1;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun *type = clock_periph_type[internal_id];
658*4882a593Smuzhiyun if (!clock_type_id_isvalid(*type))
659*4882a593Smuzhiyun return -1;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun *mux_bits = clock_source[*type][CLOCK_MAX_MUX];
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun if (*type == CLOCK_TYPE_PC2CC3M_T16)
664*4882a593Smuzhiyun *divider_bits = 16;
665*4882a593Smuzhiyun else
666*4882a593Smuzhiyun *divider_bits = 8;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun return 0;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
get_periph_clock_id(enum periph_id periph_id,int source)671*4882a593Smuzhiyun enum clock_id get_periph_clock_id(enum periph_id periph_id, int source)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun enum periphc_internal_id internal_id;
674*4882a593Smuzhiyun int type;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun if (!clock_periph_id_isvalid(periph_id))
677*4882a593Smuzhiyun return CLOCK_ID_NONE;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun internal_id = periph_id_to_internal_id[periph_id];
680*4882a593Smuzhiyun if (!periphc_internal_id_isvalid(internal_id))
681*4882a593Smuzhiyun return CLOCK_ID_NONE;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun type = clock_periph_type[internal_id];
684*4882a593Smuzhiyun if (!clock_type_id_isvalid(type))
685*4882a593Smuzhiyun return CLOCK_ID_NONE;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun return clock_source[type][source];
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /**
691*4882a593Smuzhiyun * Given a peripheral ID and the required source clock, this returns which
692*4882a593Smuzhiyun * value should be programmed into the source mux for that peripheral.
693*4882a593Smuzhiyun *
694*4882a593Smuzhiyun * There is special code here to handle the one source type with 5 sources.
695*4882a593Smuzhiyun *
696*4882a593Smuzhiyun * @param periph_id peripheral to start
697*4882a593Smuzhiyun * @param source PLL id of required parent clock
698*4882a593Smuzhiyun * @param mux_bits Set to number of bits in mux register: 2 or 4
699*4882a593Smuzhiyun * @param divider_bits Set to number of divider bits (8 or 16)
700*4882a593Smuzhiyun * @return mux value (0-4, or -1 if not found)
701*4882a593Smuzhiyun */
get_periph_clock_source(enum periph_id periph_id,enum clock_id parent,int * mux_bits,int * divider_bits)702*4882a593Smuzhiyun int get_periph_clock_source(enum periph_id periph_id,
703*4882a593Smuzhiyun enum clock_id parent, int *mux_bits, int *divider_bits)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun enum clock_type_id type;
706*4882a593Smuzhiyun int mux, err;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun err = get_periph_clock_info(periph_id, mux_bits, divider_bits, &type);
709*4882a593Smuzhiyun assert(!err);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun for (mux = 0; mux < CLOCK_MAX_MUX; mux++)
712*4882a593Smuzhiyun if (clock_source[type][mux] == parent)
713*4882a593Smuzhiyun return mux;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* if we get here, either us or the caller has made a mistake */
716*4882a593Smuzhiyun printf("Caller requested bad clock: periph=%d, parent=%d\n", periph_id,
717*4882a593Smuzhiyun parent);
718*4882a593Smuzhiyun return -1;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
clock_set_enable(enum periph_id periph_id,int enable)721*4882a593Smuzhiyun void clock_set_enable(enum periph_id periph_id, int enable)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
724*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
725*4882a593Smuzhiyun u32 *clk;
726*4882a593Smuzhiyun u32 reg;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* Enable/disable the clock to this peripheral */
729*4882a593Smuzhiyun assert(clock_periph_id_isvalid(periph_id));
730*4882a593Smuzhiyun if ((int)periph_id < (int)PERIPH_ID_VW_FIRST)
731*4882a593Smuzhiyun clk = &clkrst->crc_clk_out_enb[PERIPH_REG(periph_id)];
732*4882a593Smuzhiyun else if ((int)periph_id < PERIPH_ID_X_FIRST)
733*4882a593Smuzhiyun clk = &clkrst->crc_clk_out_enb_vw[PERIPH_REG(periph_id)];
734*4882a593Smuzhiyun else
735*4882a593Smuzhiyun clk = &clkrst->crc_clk_out_enb_x;
736*4882a593Smuzhiyun reg = readl(clk);
737*4882a593Smuzhiyun if (enable)
738*4882a593Smuzhiyun reg |= PERIPH_MASK(periph_id);
739*4882a593Smuzhiyun else
740*4882a593Smuzhiyun reg &= ~PERIPH_MASK(periph_id);
741*4882a593Smuzhiyun writel(reg, clk);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
reset_set_enable(enum periph_id periph_id,int enable)744*4882a593Smuzhiyun void reset_set_enable(enum periph_id periph_id, int enable)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
747*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
748*4882a593Smuzhiyun u32 *reset;
749*4882a593Smuzhiyun u32 reg;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /* Enable/disable reset to the peripheral */
752*4882a593Smuzhiyun assert(clock_periph_id_isvalid(periph_id));
753*4882a593Smuzhiyun if (periph_id < PERIPH_ID_VW_FIRST)
754*4882a593Smuzhiyun reset = &clkrst->crc_rst_dev[PERIPH_REG(periph_id)];
755*4882a593Smuzhiyun else if ((int)periph_id < PERIPH_ID_X_FIRST)
756*4882a593Smuzhiyun reset = &clkrst->crc_rst_dev_vw[PERIPH_REG(periph_id)];
757*4882a593Smuzhiyun else
758*4882a593Smuzhiyun reset = &clkrst->crc_rst_devices_x;
759*4882a593Smuzhiyun reg = readl(reset);
760*4882a593Smuzhiyun if (enable)
761*4882a593Smuzhiyun reg |= PERIPH_MASK(periph_id);
762*4882a593Smuzhiyun else
763*4882a593Smuzhiyun reg &= ~PERIPH_MASK(periph_id);
764*4882a593Smuzhiyun writel(reg, reset);
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_CONTROL)
768*4882a593Smuzhiyun /*
769*4882a593Smuzhiyun * Convert a device tree clock ID to our peripheral ID. They are mostly
770*4882a593Smuzhiyun * the same but we are very cautious so we check that a valid clock ID is
771*4882a593Smuzhiyun * provided.
772*4882a593Smuzhiyun *
773*4882a593Smuzhiyun * @param clk_id Clock ID according to tegra124 device tree binding
774*4882a593Smuzhiyun * @return peripheral ID, or PERIPH_ID_NONE if the clock ID is invalid
775*4882a593Smuzhiyun */
clk_id_to_periph_id(int clk_id)776*4882a593Smuzhiyun enum periph_id clk_id_to_periph_id(int clk_id)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun if (clk_id > PERIPH_ID_COUNT)
779*4882a593Smuzhiyun return PERIPH_ID_NONE;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun switch (clk_id) {
782*4882a593Smuzhiyun case PERIPH_ID_RESERVED4:
783*4882a593Smuzhiyun case PERIPH_ID_RESERVED25:
784*4882a593Smuzhiyun case PERIPH_ID_RESERVED35:
785*4882a593Smuzhiyun case PERIPH_ID_RESERVED36:
786*4882a593Smuzhiyun case PERIPH_ID_RESERVED38:
787*4882a593Smuzhiyun case PERIPH_ID_RESERVED43:
788*4882a593Smuzhiyun case PERIPH_ID_RESERVED49:
789*4882a593Smuzhiyun case PERIPH_ID_RESERVED53:
790*4882a593Smuzhiyun case PERIPH_ID_RESERVED64:
791*4882a593Smuzhiyun case PERIPH_ID_RESERVED84:
792*4882a593Smuzhiyun case PERIPH_ID_RESERVED85:
793*4882a593Smuzhiyun case PERIPH_ID_RESERVED86:
794*4882a593Smuzhiyun case PERIPH_ID_RESERVED88:
795*4882a593Smuzhiyun case PERIPH_ID_RESERVED90:
796*4882a593Smuzhiyun case PERIPH_ID_RESERVED92:
797*4882a593Smuzhiyun case PERIPH_ID_RESERVED93:
798*4882a593Smuzhiyun case PERIPH_ID_RESERVED94:
799*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED2:
800*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED4:
801*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED17:
802*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED18:
803*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED19:
804*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED20:
805*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED21:
806*4882a593Smuzhiyun case PERIPH_ID_V_RESERVED22:
807*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED2:
808*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED3:
809*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED4:
810*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED5:
811*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED6:
812*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED7:
813*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED9:
814*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED10:
815*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED11:
816*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED12:
817*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED13:
818*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED15:
819*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED16:
820*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED17:
821*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED18:
822*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED19:
823*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED20:
824*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED23:
825*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED29:
826*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED30:
827*4882a593Smuzhiyun case PERIPH_ID_W_RESERVED31:
828*4882a593Smuzhiyun return PERIPH_ID_NONE;
829*4882a593Smuzhiyun default:
830*4882a593Smuzhiyun return clk_id;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun #endif /* CONFIG_IS_ENABLED(OF_CONTROL) */
834*4882a593Smuzhiyun
clock_early_init(void)835*4882a593Smuzhiyun void clock_early_init(void)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
838*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
839*4882a593Smuzhiyun struct clk_pll_info *pllinfo;
840*4882a593Smuzhiyun u32 data;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun tegra30_set_up_pllp();
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /* clear IDDQ before accessing any other PLLC registers */
845*4882a593Smuzhiyun pllinfo = &tegra_pll_info_table[CLOCK_ID_CGENERAL];
846*4882a593Smuzhiyun clrbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_misc, PLLC_IDDQ);
847*4882a593Smuzhiyun udelay(2);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /*
850*4882a593Smuzhiyun * PLLC output frequency set to 600Mhz
851*4882a593Smuzhiyun * PLLD output frequency set to 925Mhz
852*4882a593Smuzhiyun */
853*4882a593Smuzhiyun switch (clock_get_osc_freq()) {
854*4882a593Smuzhiyun case CLOCK_OSC_FREQ_12_0: /* OSC is 12Mhz */
855*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_CGENERAL, 600, 12, 0, 8);
856*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_DISPLAY, 925, 12, 0, 12);
857*4882a593Smuzhiyun break;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun case CLOCK_OSC_FREQ_26_0: /* OSC is 26Mhz */
860*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_CGENERAL, 600, 26, 0, 8);
861*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_DISPLAY, 925, 26, 0, 12);
862*4882a593Smuzhiyun break;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun case CLOCK_OSC_FREQ_13_0: /* OSC is 13Mhz */
865*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_CGENERAL, 600, 13, 0, 8);
866*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_DISPLAY, 925, 13, 0, 12);
867*4882a593Smuzhiyun break;
868*4882a593Smuzhiyun case CLOCK_OSC_FREQ_19_2:
869*4882a593Smuzhiyun default:
870*4882a593Smuzhiyun /*
871*4882a593Smuzhiyun * These are not supported. It is too early to print a
872*4882a593Smuzhiyun * message and the UART likely won't work anyway due to the
873*4882a593Smuzhiyun * oscillator being wrong.
874*4882a593Smuzhiyun */
875*4882a593Smuzhiyun break;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun /* PLLC_MISC2: Set dynramp_stepA/B. MISC2 maps to pll_out[1] */
879*4882a593Smuzhiyun writel(0x00561600, &clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_out[1]);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /* PLLC_MISC: Set LOCK_ENABLE */
882*4882a593Smuzhiyun pllinfo = &tegra_pll_info_table[CLOCK_ID_CGENERAL];
883*4882a593Smuzhiyun setbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_misc, (1 << pllinfo->lock_ena));
884*4882a593Smuzhiyun udelay(2);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun /* PLLD_MISC: Set CLKENABLE, CPCON 12, LFCON 1, and enable lock */
887*4882a593Smuzhiyun pllinfo = &tegra_pll_info_table[CLOCK_ID_DISPLAY];
888*4882a593Smuzhiyun data = (12 << pllinfo->kcp_shift) | (1 << pllinfo->kvco_shift);
889*4882a593Smuzhiyun data |= (1 << PLLD_CLKENABLE) | (1 << pllinfo->lock_ena);
890*4882a593Smuzhiyun writel(data, &clkrst->crc_pll[CLOCK_ID_DISPLAY].pll_misc);
891*4882a593Smuzhiyun udelay(2);
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /*
895*4882a593Smuzhiyun * clock_early_init_done - Check if clock_early_init() has been called
896*4882a593Smuzhiyun *
897*4882a593Smuzhiyun * Check a register that we set up to see if clock_early_init() has already
898*4882a593Smuzhiyun * been called.
899*4882a593Smuzhiyun *
900*4882a593Smuzhiyun * @return true if clock_early_init() was called, false if not
901*4882a593Smuzhiyun */
clock_early_init_done(void)902*4882a593Smuzhiyun bool clock_early_init_done(void)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
905*4882a593Smuzhiyun u32 val;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun val = readl(&clkrst->crc_sclk_brst_pol);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun return val == 0x20002222;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
arch_timer_init(void)912*4882a593Smuzhiyun void arch_timer_init(void)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun struct sysctr_ctlr *sysctr = (struct sysctr_ctlr *)NV_PA_TSC_BASE;
915*4882a593Smuzhiyun u32 freq, val;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun freq = clock_get_rate(CLOCK_ID_CLK_M);
918*4882a593Smuzhiyun debug("%s: clk_m freq is %dHz [0x%08X]\n", __func__, freq, freq);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun /* ARM CNTFRQ */
921*4882a593Smuzhiyun asm("mcr p15, 0, %0, c14, c0, 0\n" : : "r" (freq));
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun /* Only Tegra114+ has the System Counter regs */
924*4882a593Smuzhiyun debug("%s: setting CNTFID0 to 0x%08X\n", __func__, freq);
925*4882a593Smuzhiyun writel(freq, &sysctr->cntfid0);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun val = readl(&sysctr->cntcr);
928*4882a593Smuzhiyun val |= TSC_CNTCR_ENABLE | TSC_CNTCR_HDBG;
929*4882a593Smuzhiyun writel(val, &sysctr->cntcr);
930*4882a593Smuzhiyun debug("%s: TSC CNTCR = 0x%08X\n", __func__, val);
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun #define PLLE_SS_CNTL 0x68
934*4882a593Smuzhiyun #define PLLE_SS_CNTL_SSCINCINTR(x) (((x) & 0x3f) << 24)
935*4882a593Smuzhiyun #define PLLE_SS_CNTL_SSCINC(x) (((x) & 0xff) << 16)
936*4882a593Smuzhiyun #define PLLE_SS_CNTL_SSCINVERT (1 << 15)
937*4882a593Smuzhiyun #define PLLE_SS_CNTL_SSCCENTER (1 << 14)
938*4882a593Smuzhiyun #define PLLE_SS_CNTL_SSCBYP (1 << 12)
939*4882a593Smuzhiyun #define PLLE_SS_CNTL_INTERP_RESET (1 << 11)
940*4882a593Smuzhiyun #define PLLE_SS_CNTL_BYPASS_SS (1 << 10)
941*4882a593Smuzhiyun #define PLLE_SS_CNTL_SSCMAX(x) (((x) & 0x1ff) << 0)
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun #define PLLE_BASE 0x0e8
944*4882a593Smuzhiyun #define PLLE_BASE_ENABLE (1 << 30)
945*4882a593Smuzhiyun #define PLLE_BASE_LOCK_OVERRIDE (1 << 29)
946*4882a593Smuzhiyun #define PLLE_BASE_PLDIV_CML(x) (((x) & 0xf) << 24)
947*4882a593Smuzhiyun #define PLLE_BASE_NDIV(x) (((x) & 0xff) << 8)
948*4882a593Smuzhiyun #define PLLE_BASE_MDIV(x) (((x) & 0xff) << 0)
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun #define PLLE_MISC 0x0ec
951*4882a593Smuzhiyun #define PLLE_MISC_IDDQ_SWCTL (1 << 14)
952*4882a593Smuzhiyun #define PLLE_MISC_IDDQ_OVERRIDE (1 << 13)
953*4882a593Smuzhiyun #define PLLE_MISC_LOCK_ENABLE (1 << 9)
954*4882a593Smuzhiyun #define PLLE_MISC_PTS (1 << 8)
955*4882a593Smuzhiyun #define PLLE_MISC_VREG_BG_CTRL(x) (((x) & 0x3) << 4)
956*4882a593Smuzhiyun #define PLLE_MISC_VREG_CTRL(x) (((x) & 0x3) << 2)
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun #define PLLE_AUX 0x48c
959*4882a593Smuzhiyun #define PLLE_AUX_SEQ_ENABLE (1 << 24)
960*4882a593Smuzhiyun #define PLLE_AUX_ENABLE_SWCTL (1 << 4)
961*4882a593Smuzhiyun
tegra_plle_enable(void)962*4882a593Smuzhiyun int tegra_plle_enable(void)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun unsigned int m = 1, n = 200, cpcon = 13;
965*4882a593Smuzhiyun u32 value;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
968*4882a593Smuzhiyun value &= ~PLLE_BASE_LOCK_OVERRIDE;
969*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_AUX);
972*4882a593Smuzhiyun value |= PLLE_AUX_ENABLE_SWCTL;
973*4882a593Smuzhiyun value &= ~PLLE_AUX_SEQ_ENABLE;
974*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_AUX);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun udelay(1);
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
979*4882a593Smuzhiyun value |= PLLE_MISC_IDDQ_SWCTL;
980*4882a593Smuzhiyun value &= ~PLLE_MISC_IDDQ_OVERRIDE;
981*4882a593Smuzhiyun value |= PLLE_MISC_LOCK_ENABLE;
982*4882a593Smuzhiyun value |= PLLE_MISC_PTS;
983*4882a593Smuzhiyun value |= PLLE_MISC_VREG_BG_CTRL(3);
984*4882a593Smuzhiyun value |= PLLE_MISC_VREG_CTRL(2);
985*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_MISC);
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun udelay(5);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
990*4882a593Smuzhiyun value |= PLLE_SS_CNTL_SSCBYP | PLLE_SS_CNTL_INTERP_RESET |
991*4882a593Smuzhiyun PLLE_SS_CNTL_BYPASS_SS;
992*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
995*4882a593Smuzhiyun value &= ~PLLE_BASE_PLDIV_CML(0xf);
996*4882a593Smuzhiyun value &= ~PLLE_BASE_NDIV(0xff);
997*4882a593Smuzhiyun value &= ~PLLE_BASE_MDIV(0xff);
998*4882a593Smuzhiyun value |= PLLE_BASE_PLDIV_CML(cpcon);
999*4882a593Smuzhiyun value |= PLLE_BASE_NDIV(n);
1000*4882a593Smuzhiyun value |= PLLE_BASE_MDIV(m);
1001*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun udelay(1);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
1006*4882a593Smuzhiyun value |= PLLE_BASE_ENABLE;
1007*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun /* wait for lock */
1010*4882a593Smuzhiyun udelay(300);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1013*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_SSCINVERT;
1014*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_SSCCENTER;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_SSCINCINTR(0x3f);
1017*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_SSCINC(0xff);
1018*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_SSCMAX(0x1ff);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun value |= PLLE_SS_CNTL_SSCINCINTR(0x20);
1021*4882a593Smuzhiyun value |= PLLE_SS_CNTL_SSCINC(0x01);
1022*4882a593Smuzhiyun value |= PLLE_SS_CNTL_SSCMAX(0x25);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1027*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_SSCBYP;
1028*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_BYPASS_SS;
1029*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun udelay(1);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1034*4882a593Smuzhiyun value &= ~PLLE_SS_CNTL_INTERP_RESET;
1035*4882a593Smuzhiyun writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun udelay(1);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun return 0;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
clock_sor_enable_edp_clock(void)1042*4882a593Smuzhiyun void clock_sor_enable_edp_clock(void)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun u32 *reg;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun /* uses PLLP, has a non-standard bit layout. */
1047*4882a593Smuzhiyun reg = get_periph_source_reg(PERIPH_ID_SOR0);
1048*4882a593Smuzhiyun setbits_le32(reg, SOR0_CLK_SEL0);
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
clock_set_display_rate(u32 frequency)1051*4882a593Smuzhiyun u32 clock_set_display_rate(u32 frequency)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun /**
1054*4882a593Smuzhiyun * plld (fo) = vco >> p, where 500MHz < vco < 1000MHz
1055*4882a593Smuzhiyun * = (cf * n) >> p, where 1MHz < cf < 6MHz
1056*4882a593Smuzhiyun * = ((ref / m) * n) >> p
1057*4882a593Smuzhiyun *
1058*4882a593Smuzhiyun * Iterate the possible values of p (3 bits, 2^7) to find out a minimum
1059*4882a593Smuzhiyun * safe vco, then find best (m, n). since m has only 5 bits, we can
1060*4882a593Smuzhiyun * iterate all possible values. Note Tegra 124 supports 11 bits for n,
1061*4882a593Smuzhiyun * but our pll_fields has only 10 bits for n.
1062*4882a593Smuzhiyun *
1063*4882a593Smuzhiyun * Note values undershoot or overshoot target output frequency may not
1064*4882a593Smuzhiyun * work if the values are not in "safe" range by panel specification.
1065*4882a593Smuzhiyun */
1066*4882a593Smuzhiyun u32 ref = clock_get_rate(CLOCK_ID_OSC);
1067*4882a593Smuzhiyun u32 divm, divn, divp, cpcon;
1068*4882a593Smuzhiyun u32 cf, vco, rounded_rate = frequency;
1069*4882a593Smuzhiyun u32 diff, best_diff, best_m = 0, best_n = 0, best_p;
1070*4882a593Smuzhiyun const u32 max_m = 1 << 5, max_n = 1 << 10, max_p = 1 << 3,
1071*4882a593Smuzhiyun mhz = 1000 * 1000, min_vco = 500 * mhz, max_vco = 1000 * mhz,
1072*4882a593Smuzhiyun min_cf = 1 * mhz, max_cf = 6 * mhz;
1073*4882a593Smuzhiyun int mux_bits, divider_bits, source;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun for (divp = 0, vco = frequency; vco < min_vco && divp < max_p; divp++)
1076*4882a593Smuzhiyun vco <<= 1;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun if (vco < min_vco || vco > max_vco) {
1079*4882a593Smuzhiyun printf("%s: Cannot find out a supported VCO for Frequency (%u)\n",
1080*4882a593Smuzhiyun __func__, frequency);
1081*4882a593Smuzhiyun return 0;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun best_p = divp;
1085*4882a593Smuzhiyun best_diff = vco;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun for (divm = 1; divm < max_m && best_diff; divm++) {
1088*4882a593Smuzhiyun cf = ref / divm;
1089*4882a593Smuzhiyun if (cf < min_cf)
1090*4882a593Smuzhiyun break;
1091*4882a593Smuzhiyun if (cf > max_cf)
1092*4882a593Smuzhiyun continue;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun divn = vco / cf;
1095*4882a593Smuzhiyun if (divn >= max_n)
1096*4882a593Smuzhiyun continue;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun diff = vco - divn * cf;
1099*4882a593Smuzhiyun if (divn + 1 < max_n && diff > cf / 2) {
1100*4882a593Smuzhiyun divn++;
1101*4882a593Smuzhiyun diff = cf - diff;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun if (diff >= best_diff)
1105*4882a593Smuzhiyun continue;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun best_diff = diff;
1108*4882a593Smuzhiyun best_m = divm;
1109*4882a593Smuzhiyun best_n = divn;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun if (best_n < 50)
1113*4882a593Smuzhiyun cpcon = 2;
1114*4882a593Smuzhiyun else if (best_n < 300)
1115*4882a593Smuzhiyun cpcon = 3;
1116*4882a593Smuzhiyun else if (best_n < 600)
1117*4882a593Smuzhiyun cpcon = 8;
1118*4882a593Smuzhiyun else
1119*4882a593Smuzhiyun cpcon = 12;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun if (best_diff) {
1122*4882a593Smuzhiyun printf("%s: Failed to match output frequency %u, best difference is %u\n",
1123*4882a593Smuzhiyun __func__, frequency, best_diff);
1124*4882a593Smuzhiyun rounded_rate = (ref / best_m * best_n) >> best_p;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun debug("%s: PLLD=%u ref=%u, m/n/p/cpcon=%u/%u/%u/%u\n",
1128*4882a593Smuzhiyun __func__, rounded_rate, ref, best_m, best_n, best_p, cpcon);
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun source = get_periph_clock_source(PERIPH_ID_DISP1, CLOCK_ID_DISPLAY,
1131*4882a593Smuzhiyun &mux_bits, ÷r_bits);
1132*4882a593Smuzhiyun clock_ll_set_source_bits(PERIPH_ID_DISP1, mux_bits, source);
1133*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_DISPLAY, best_n, best_m, best_p, cpcon);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun return rounded_rate;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
clock_set_up_plldp(void)1138*4882a593Smuzhiyun void clock_set_up_plldp(void)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
1141*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
1142*4882a593Smuzhiyun u32 value;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun value = PLLDP_SS_CFG_UNDOCUMENTED | PLLDP_SS_CFG_DITHER;
1145*4882a593Smuzhiyun writel(value | PLLDP_SS_CFG_CLAMP, &clkrst->crc_plldp_ss_cfg);
1146*4882a593Smuzhiyun clock_start_pll(CLOCK_ID_DP, 1, 90, 3, 0, 0);
1147*4882a593Smuzhiyun writel(value, &clkrst->crc_plldp_ss_cfg);
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun
clock_get_simple_pll(enum clock_id clkid)1150*4882a593Smuzhiyun struct clk_pll_simple *clock_get_simple_pll(enum clock_id clkid)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
1153*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun if (clkid == CLOCK_ID_DP)
1156*4882a593Smuzhiyun return &clkrst->plldp;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun return NULL;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun struct periph_clk_init periph_clk_init_table[] = {
1162*4882a593Smuzhiyun { PERIPH_ID_SBC1, CLOCK_ID_PERIPH },
1163*4882a593Smuzhiyun { PERIPH_ID_SBC2, CLOCK_ID_PERIPH },
1164*4882a593Smuzhiyun { PERIPH_ID_SBC3, CLOCK_ID_PERIPH },
1165*4882a593Smuzhiyun { PERIPH_ID_SBC4, CLOCK_ID_PERIPH },
1166*4882a593Smuzhiyun { PERIPH_ID_SBC5, CLOCK_ID_PERIPH },
1167*4882a593Smuzhiyun { PERIPH_ID_SBC6, CLOCK_ID_PERIPH },
1168*4882a593Smuzhiyun { PERIPH_ID_HOST1X, CLOCK_ID_PERIPH },
1169*4882a593Smuzhiyun { PERIPH_ID_DISP1, CLOCK_ID_CGENERAL },
1170*4882a593Smuzhiyun { PERIPH_ID_SDMMC1, CLOCK_ID_PERIPH },
1171*4882a593Smuzhiyun { PERIPH_ID_SDMMC2, CLOCK_ID_PERIPH },
1172*4882a593Smuzhiyun { PERIPH_ID_SDMMC3, CLOCK_ID_PERIPH },
1173*4882a593Smuzhiyun { PERIPH_ID_SDMMC4, CLOCK_ID_PERIPH },
1174*4882a593Smuzhiyun { PERIPH_ID_PWM, CLOCK_ID_SFROM32KHZ },
1175*4882a593Smuzhiyun { PERIPH_ID_I2C1, CLOCK_ID_PERIPH },
1176*4882a593Smuzhiyun { PERIPH_ID_I2C2, CLOCK_ID_PERIPH },
1177*4882a593Smuzhiyun { PERIPH_ID_I2C3, CLOCK_ID_PERIPH },
1178*4882a593Smuzhiyun { PERIPH_ID_I2C4, CLOCK_ID_PERIPH },
1179*4882a593Smuzhiyun { PERIPH_ID_I2C5, CLOCK_ID_PERIPH },
1180*4882a593Smuzhiyun { PERIPH_ID_I2C6, CLOCK_ID_PERIPH },
1181*4882a593Smuzhiyun { -1, },
1182*4882a593Smuzhiyun };
1183