1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2010-2015
3*4882a593Smuzhiyun * NVIDIA Corporation <www.nvidia.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /* Tegra114 Clock control functions */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch/sysctr.h>
14*4882a593Smuzhiyun #include <asm/arch/tegra.h>
15*4882a593Smuzhiyun #include <asm/arch-tegra/clk_rst.h>
16*4882a593Smuzhiyun #include <asm/arch-tegra/timer.h>
17*4882a593Smuzhiyun #include <div64.h>
18*4882a593Smuzhiyun #include <fdtdec.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun * Clock types that we can use as a source. The Tegra114 has muxes for the
22*4882a593Smuzhiyun * peripheral clocks, and in most cases there are four options for the clock
23*4882a593Smuzhiyun * source. This gives us a clock 'type' and exploits what commonality exists
24*4882a593Smuzhiyun * in the device.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * Letters are obvious, except for T which means CLK_M, and S which means the
27*4882a593Smuzhiyun * clock derived from 32KHz. Beware that CLK_M (also called OSC in the
28*4882a593Smuzhiyun * datasheet) and PLL_M are different things. The former is the basic
29*4882a593Smuzhiyun * clock supplied to the SOC from an external oscillator. The latter is the
30*4882a593Smuzhiyun * memory clock PLL.
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun * See definitions in clock_id in the header file.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun enum clock_type_id {
35*4882a593Smuzhiyun CLOCK_TYPE_AXPT, /* PLL_A, PLL_X, PLL_P, CLK_M */
36*4882a593Smuzhiyun CLOCK_TYPE_MCPA, /* and so on */
37*4882a593Smuzhiyun CLOCK_TYPE_MCPT,
38*4882a593Smuzhiyun CLOCK_TYPE_PCM,
39*4882a593Smuzhiyun CLOCK_TYPE_PCMT,
40*4882a593Smuzhiyun CLOCK_TYPE_PCMT16,
41*4882a593Smuzhiyun CLOCK_TYPE_PDCT,
42*4882a593Smuzhiyun CLOCK_TYPE_ACPT,
43*4882a593Smuzhiyun CLOCK_TYPE_ASPTE,
44*4882a593Smuzhiyun CLOCK_TYPE_PMDACD2T,
45*4882a593Smuzhiyun CLOCK_TYPE_PCST,
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun CLOCK_TYPE_COUNT,
48*4882a593Smuzhiyun CLOCK_TYPE_NONE = -1, /* invalid clock type */
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun enum {
52*4882a593Smuzhiyun CLOCK_MAX_MUX = 8 /* number of source options for each clock */
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun * Clock source mux for each clock type. This just converts our enum into
57*4882a593Smuzhiyun * a list of mux sources for use by the code.
58*4882a593Smuzhiyun *
59*4882a593Smuzhiyun * Note:
60*4882a593Smuzhiyun * The extra column in each clock source array is used to store the mask
61*4882a593Smuzhiyun * bits in its register for the source.
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun #define CLK(x) CLOCK_ID_ ## x
64*4882a593Smuzhiyun static enum clock_id clock_source[CLOCK_TYPE_COUNT][CLOCK_MAX_MUX+1] = {
65*4882a593Smuzhiyun { CLK(AUDIO), CLK(XCPU), CLK(PERIPH), CLK(OSC),
66*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
67*4882a593Smuzhiyun MASK_BITS_31_30},
68*4882a593Smuzhiyun { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(AUDIO),
69*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
70*4882a593Smuzhiyun MASK_BITS_31_30},
71*4882a593Smuzhiyun { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
72*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
73*4882a593Smuzhiyun MASK_BITS_31_30},
74*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(NONE),
75*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
76*4882a593Smuzhiyun MASK_BITS_31_30},
77*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(OSC),
78*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
79*4882a593Smuzhiyun MASK_BITS_31_30},
80*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(OSC),
81*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
82*4882a593Smuzhiyun MASK_BITS_31_30},
83*4882a593Smuzhiyun { CLK(PERIPH), CLK(DISPLAY), CLK(CGENERAL), CLK(OSC),
84*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
85*4882a593Smuzhiyun MASK_BITS_31_30},
86*4882a593Smuzhiyun { CLK(AUDIO), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
87*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
88*4882a593Smuzhiyun MASK_BITS_31_30},
89*4882a593Smuzhiyun { CLK(AUDIO), CLK(SFROM32KHZ), CLK(PERIPH), CLK(OSC),
90*4882a593Smuzhiyun CLK(EPCI), CLK(NONE), CLK(NONE), CLK(NONE),
91*4882a593Smuzhiyun MASK_BITS_31_29},
92*4882a593Smuzhiyun { CLK(PERIPH), CLK(MEMORY), CLK(DISPLAY), CLK(AUDIO),
93*4882a593Smuzhiyun CLK(CGENERAL), CLK(DISPLAY2), CLK(OSC), CLK(NONE),
94*4882a593Smuzhiyun MASK_BITS_31_29},
95*4882a593Smuzhiyun { CLK(PERIPH), CLK(CGENERAL), CLK(SFROM32KHZ), CLK(OSC),
96*4882a593Smuzhiyun CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
97*4882a593Smuzhiyun MASK_BITS_31_28}
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun * Clock type for each peripheral clock source. We put the name in each
102*4882a593Smuzhiyun * record just so it is easy to match things up
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun #define TYPE(name, type) type
105*4882a593Smuzhiyun static enum clock_type_id clock_periph_type[PERIPHC_COUNT] = {
106*4882a593Smuzhiyun /* 0x00 */
107*4882a593Smuzhiyun TYPE(PERIPHC_I2S1, CLOCK_TYPE_AXPT),
108*4882a593Smuzhiyun TYPE(PERIPHC_I2S2, CLOCK_TYPE_AXPT),
109*4882a593Smuzhiyun TYPE(PERIPHC_SPDIF_OUT, CLOCK_TYPE_AXPT),
110*4882a593Smuzhiyun TYPE(PERIPHC_SPDIF_IN, CLOCK_TYPE_PCM),
111*4882a593Smuzhiyun TYPE(PERIPHC_PWM, CLOCK_TYPE_PCST), /* only PWM uses b29:28 */
112*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
113*4882a593Smuzhiyun TYPE(PERIPHC_SBC2, CLOCK_TYPE_PCMT),
114*4882a593Smuzhiyun TYPE(PERIPHC_SBC3, CLOCK_TYPE_PCMT),
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* 0x08 */
117*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
118*4882a593Smuzhiyun TYPE(PERIPHC_I2C1, CLOCK_TYPE_PCMT16),
119*4882a593Smuzhiyun TYPE(PERIPHC_I2C5, CLOCK_TYPE_PCMT16),
120*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
121*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
122*4882a593Smuzhiyun TYPE(PERIPHC_SBC1, CLOCK_TYPE_PCMT),
123*4882a593Smuzhiyun TYPE(PERIPHC_DISP1, CLOCK_TYPE_PMDACD2T),
124*4882a593Smuzhiyun TYPE(PERIPHC_DISP2, CLOCK_TYPE_PMDACD2T),
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* 0x10 */
127*4882a593Smuzhiyun TYPE(PERIPHC_CVE, CLOCK_TYPE_PDCT),
128*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
129*4882a593Smuzhiyun TYPE(PERIPHC_VI, CLOCK_TYPE_MCPA),
130*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
131*4882a593Smuzhiyun TYPE(PERIPHC_SDMMC1, CLOCK_TYPE_PCMT),
132*4882a593Smuzhiyun TYPE(PERIPHC_SDMMC2, CLOCK_TYPE_PCMT),
133*4882a593Smuzhiyun TYPE(PERIPHC_G3D, CLOCK_TYPE_MCPA),
134*4882a593Smuzhiyun TYPE(PERIPHC_G2D, CLOCK_TYPE_MCPA),
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* 0x18 */
137*4882a593Smuzhiyun TYPE(PERIPHC_NDFLASH, CLOCK_TYPE_PCMT),
138*4882a593Smuzhiyun TYPE(PERIPHC_SDMMC4, CLOCK_TYPE_PCMT),
139*4882a593Smuzhiyun TYPE(PERIPHC_VFIR, CLOCK_TYPE_PCMT),
140*4882a593Smuzhiyun TYPE(PERIPHC_EPP, CLOCK_TYPE_MCPA),
141*4882a593Smuzhiyun TYPE(PERIPHC_MPE, CLOCK_TYPE_MCPA),
142*4882a593Smuzhiyun TYPE(PERIPHC_MIPI, CLOCK_TYPE_PCMT), /* MIPI base-band HSI */
143*4882a593Smuzhiyun TYPE(PERIPHC_UART1, CLOCK_TYPE_PCMT),
144*4882a593Smuzhiyun TYPE(PERIPHC_UART2, CLOCK_TYPE_PCMT),
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* 0x20 */
147*4882a593Smuzhiyun TYPE(PERIPHC_HOST1X, CLOCK_TYPE_MCPA),
148*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
149*4882a593Smuzhiyun TYPE(PERIPHC_TVO, CLOCK_TYPE_PDCT),
150*4882a593Smuzhiyun TYPE(PERIPHC_HDMI, CLOCK_TYPE_PMDACD2T),
151*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
152*4882a593Smuzhiyun TYPE(PERIPHC_TVDAC, CLOCK_TYPE_PDCT),
153*4882a593Smuzhiyun TYPE(PERIPHC_I2C2, CLOCK_TYPE_PCMT16),
154*4882a593Smuzhiyun TYPE(PERIPHC_EMC, CLOCK_TYPE_MCPT),
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* 0x28 */
157*4882a593Smuzhiyun TYPE(PERIPHC_UART3, CLOCK_TYPE_PCMT),
158*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
159*4882a593Smuzhiyun TYPE(PERIPHC_VI, CLOCK_TYPE_MCPA),
160*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
161*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
162*4882a593Smuzhiyun TYPE(PERIPHC_SBC4, CLOCK_TYPE_PCMT),
163*4882a593Smuzhiyun TYPE(PERIPHC_I2C3, CLOCK_TYPE_PCMT16),
164*4882a593Smuzhiyun TYPE(PERIPHC_SDMMC3, CLOCK_TYPE_PCMT),
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* 0x30 */
167*4882a593Smuzhiyun TYPE(PERIPHC_UART4, CLOCK_TYPE_PCMT),
168*4882a593Smuzhiyun TYPE(PERIPHC_UART5, CLOCK_TYPE_PCMT),
169*4882a593Smuzhiyun TYPE(PERIPHC_VDE, CLOCK_TYPE_PCMT),
170*4882a593Smuzhiyun TYPE(PERIPHC_OWR, CLOCK_TYPE_PCMT),
171*4882a593Smuzhiyun TYPE(PERIPHC_NOR, CLOCK_TYPE_PCMT),
172*4882a593Smuzhiyun TYPE(PERIPHC_CSITE, CLOCK_TYPE_PCMT),
173*4882a593Smuzhiyun TYPE(PERIPHC_I2S0, CLOCK_TYPE_AXPT),
174*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* 0x38h */ /* Jumps to reg offset 0x3B0h */
177*4882a593Smuzhiyun TYPE(PERIPHC_G3D2, CLOCK_TYPE_MCPA),
178*4882a593Smuzhiyun TYPE(PERIPHC_MSELECT, CLOCK_TYPE_PCMT),
179*4882a593Smuzhiyun TYPE(PERIPHC_TSENSOR, CLOCK_TYPE_PCST), /* s/b PCTS */
180*4882a593Smuzhiyun TYPE(PERIPHC_I2S3, CLOCK_TYPE_AXPT),
181*4882a593Smuzhiyun TYPE(PERIPHC_I2S4, CLOCK_TYPE_AXPT),
182*4882a593Smuzhiyun TYPE(PERIPHC_I2C4, CLOCK_TYPE_PCMT16),
183*4882a593Smuzhiyun TYPE(PERIPHC_SBC5, CLOCK_TYPE_PCMT),
184*4882a593Smuzhiyun TYPE(PERIPHC_SBC6, CLOCK_TYPE_PCMT),
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* 0x40 */
187*4882a593Smuzhiyun TYPE(PERIPHC_AUDIO, CLOCK_TYPE_ACPT),
188*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
189*4882a593Smuzhiyun TYPE(PERIPHC_DAM0, CLOCK_TYPE_ACPT),
190*4882a593Smuzhiyun TYPE(PERIPHC_DAM1, CLOCK_TYPE_ACPT),
191*4882a593Smuzhiyun TYPE(PERIPHC_DAM2, CLOCK_TYPE_ACPT),
192*4882a593Smuzhiyun TYPE(PERIPHC_HDA2CODEC2X, CLOCK_TYPE_PCMT),
193*4882a593Smuzhiyun TYPE(PERIPHC_ACTMON, CLOCK_TYPE_PCST), /* MASK 31:30 */
194*4882a593Smuzhiyun TYPE(PERIPHC_EXTPERIPH1, CLOCK_TYPE_ASPTE),
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* 0x48 */
197*4882a593Smuzhiyun TYPE(PERIPHC_EXTPERIPH2, CLOCK_TYPE_ASPTE),
198*4882a593Smuzhiyun TYPE(PERIPHC_EXTPERIPH3, CLOCK_TYPE_ASPTE),
199*4882a593Smuzhiyun TYPE(PERIPHC_NANDSPEED, CLOCK_TYPE_PCMT),
200*4882a593Smuzhiyun TYPE(PERIPHC_I2CSLOW, CLOCK_TYPE_PCST), /* MASK 31:30 */
201*4882a593Smuzhiyun TYPE(PERIPHC_SYS, CLOCK_TYPE_NONE),
202*4882a593Smuzhiyun TYPE(PERIPHC_SPEEDO, CLOCK_TYPE_PCMT),
203*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
204*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* 0x50 */
207*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
208*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
209*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
210*4882a593Smuzhiyun TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
211*4882a593Smuzhiyun TYPE(PERIPHC_SATAOOB, CLOCK_TYPE_PCMT), /* offset 0x420h */
212*4882a593Smuzhiyun TYPE(PERIPHC_SATA, CLOCK_TYPE_PCMT),
213*4882a593Smuzhiyun TYPE(PERIPHC_HDA, CLOCK_TYPE_PCMT),
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun * This array translates a periph_id to a periphc_internal_id
218*4882a593Smuzhiyun *
219*4882a593Smuzhiyun * Not present/matched up:
220*4882a593Smuzhiyun * uint vi_sensor; _VI_SENSOR_0, 0x1A8
221*4882a593Smuzhiyun * SPDIF - which is both 0x08 and 0x0c
222*4882a593Smuzhiyun *
223*4882a593Smuzhiyun */
224*4882a593Smuzhiyun #define NONE(name) (-1)
225*4882a593Smuzhiyun #define OFFSET(name, value) PERIPHC_ ## name
226*4882a593Smuzhiyun static s8 periph_id_to_internal_id[PERIPH_ID_COUNT] = {
227*4882a593Smuzhiyun /* Low word: 31:0 */
228*4882a593Smuzhiyun NONE(CPU),
229*4882a593Smuzhiyun NONE(COP),
230*4882a593Smuzhiyun NONE(TRIGSYS),
231*4882a593Smuzhiyun NONE(RESERVED3),
232*4882a593Smuzhiyun NONE(RTC),
233*4882a593Smuzhiyun NONE(TMR),
234*4882a593Smuzhiyun PERIPHC_UART1,
235*4882a593Smuzhiyun PERIPHC_UART2, /* and vfir 0x68 */
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* 8 */
238*4882a593Smuzhiyun NONE(GPIO),
239*4882a593Smuzhiyun PERIPHC_SDMMC2,
240*4882a593Smuzhiyun NONE(SPDIF), /* 0x08 and 0x0c, unclear which to use */
241*4882a593Smuzhiyun PERIPHC_I2S1,
242*4882a593Smuzhiyun PERIPHC_I2C1,
243*4882a593Smuzhiyun PERIPHC_NDFLASH,
244*4882a593Smuzhiyun PERIPHC_SDMMC1,
245*4882a593Smuzhiyun PERIPHC_SDMMC4,
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* 16 */
248*4882a593Smuzhiyun NONE(RESERVED16),
249*4882a593Smuzhiyun PERIPHC_PWM,
250*4882a593Smuzhiyun PERIPHC_I2S2,
251*4882a593Smuzhiyun PERIPHC_EPP,
252*4882a593Smuzhiyun PERIPHC_VI,
253*4882a593Smuzhiyun PERIPHC_G2D,
254*4882a593Smuzhiyun NONE(USBD),
255*4882a593Smuzhiyun NONE(ISP),
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* 24 */
258*4882a593Smuzhiyun PERIPHC_G3D,
259*4882a593Smuzhiyun NONE(RESERVED25),
260*4882a593Smuzhiyun PERIPHC_DISP2,
261*4882a593Smuzhiyun PERIPHC_DISP1,
262*4882a593Smuzhiyun PERIPHC_HOST1X,
263*4882a593Smuzhiyun NONE(VCP),
264*4882a593Smuzhiyun PERIPHC_I2S0,
265*4882a593Smuzhiyun NONE(CACHE2),
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Middle word: 63:32 */
268*4882a593Smuzhiyun NONE(MEM),
269*4882a593Smuzhiyun NONE(AHBDMA),
270*4882a593Smuzhiyun NONE(APBDMA),
271*4882a593Smuzhiyun NONE(RESERVED35),
272*4882a593Smuzhiyun NONE(RESERVED36),
273*4882a593Smuzhiyun NONE(STAT_MON),
274*4882a593Smuzhiyun NONE(RESERVED38),
275*4882a593Smuzhiyun NONE(RESERVED39),
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* 40 */
278*4882a593Smuzhiyun NONE(KFUSE),
279*4882a593Smuzhiyun NONE(SBC1), /* SBC1, 0x34, is this SPI1? */
280*4882a593Smuzhiyun PERIPHC_NOR,
281*4882a593Smuzhiyun NONE(RESERVED43),
282*4882a593Smuzhiyun PERIPHC_SBC2,
283*4882a593Smuzhiyun NONE(RESERVED45),
284*4882a593Smuzhiyun PERIPHC_SBC3,
285*4882a593Smuzhiyun PERIPHC_I2C5,
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* 48 */
288*4882a593Smuzhiyun NONE(DSI),
289*4882a593Smuzhiyun PERIPHC_TVO, /* also CVE 0x40 */
290*4882a593Smuzhiyun PERIPHC_MIPI,
291*4882a593Smuzhiyun PERIPHC_HDMI,
292*4882a593Smuzhiyun NONE(CSI),
293*4882a593Smuzhiyun PERIPHC_TVDAC,
294*4882a593Smuzhiyun PERIPHC_I2C2,
295*4882a593Smuzhiyun PERIPHC_UART3,
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* 56 */
298*4882a593Smuzhiyun NONE(RESERVED56),
299*4882a593Smuzhiyun PERIPHC_EMC,
300*4882a593Smuzhiyun NONE(USB2),
301*4882a593Smuzhiyun NONE(USB3),
302*4882a593Smuzhiyun PERIPHC_MPE,
303*4882a593Smuzhiyun PERIPHC_VDE,
304*4882a593Smuzhiyun NONE(BSEA),
305*4882a593Smuzhiyun NONE(BSEV),
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* Upper word 95:64 */
308*4882a593Smuzhiyun PERIPHC_SPEEDO,
309*4882a593Smuzhiyun PERIPHC_UART4,
310*4882a593Smuzhiyun PERIPHC_UART5,
311*4882a593Smuzhiyun PERIPHC_I2C3,
312*4882a593Smuzhiyun PERIPHC_SBC4,
313*4882a593Smuzhiyun PERIPHC_SDMMC3,
314*4882a593Smuzhiyun NONE(PCIE),
315*4882a593Smuzhiyun PERIPHC_OWR,
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* 72 */
318*4882a593Smuzhiyun NONE(AFI),
319*4882a593Smuzhiyun PERIPHC_CSITE,
320*4882a593Smuzhiyun NONE(PCIEXCLK),
321*4882a593Smuzhiyun NONE(AVPUCQ),
322*4882a593Smuzhiyun NONE(RESERVED76),
323*4882a593Smuzhiyun NONE(RESERVED77),
324*4882a593Smuzhiyun NONE(RESERVED78),
325*4882a593Smuzhiyun NONE(DTV),
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* 80 */
328*4882a593Smuzhiyun PERIPHC_NANDSPEED,
329*4882a593Smuzhiyun PERIPHC_I2CSLOW,
330*4882a593Smuzhiyun NONE(DSIB),
331*4882a593Smuzhiyun NONE(RESERVED83),
332*4882a593Smuzhiyun NONE(IRAMA),
333*4882a593Smuzhiyun NONE(IRAMB),
334*4882a593Smuzhiyun NONE(IRAMC),
335*4882a593Smuzhiyun NONE(IRAMD),
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* 88 */
338*4882a593Smuzhiyun NONE(CRAM2),
339*4882a593Smuzhiyun NONE(RESERVED89),
340*4882a593Smuzhiyun NONE(MDOUBLER),
341*4882a593Smuzhiyun NONE(RESERVED91),
342*4882a593Smuzhiyun NONE(SUSOUT),
343*4882a593Smuzhiyun NONE(RESERVED93),
344*4882a593Smuzhiyun NONE(RESERVED94),
345*4882a593Smuzhiyun NONE(RESERVED95),
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* V word: 31:0 */
348*4882a593Smuzhiyun NONE(CPUG),
349*4882a593Smuzhiyun NONE(CPULP),
350*4882a593Smuzhiyun PERIPHC_G3D2,
351*4882a593Smuzhiyun PERIPHC_MSELECT,
352*4882a593Smuzhiyun PERIPHC_TSENSOR,
353*4882a593Smuzhiyun PERIPHC_I2S3,
354*4882a593Smuzhiyun PERIPHC_I2S4,
355*4882a593Smuzhiyun PERIPHC_I2C4,
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* 08 */
358*4882a593Smuzhiyun PERIPHC_SBC5,
359*4882a593Smuzhiyun PERIPHC_SBC6,
360*4882a593Smuzhiyun PERIPHC_AUDIO,
361*4882a593Smuzhiyun NONE(APBIF),
362*4882a593Smuzhiyun PERIPHC_DAM0,
363*4882a593Smuzhiyun PERIPHC_DAM1,
364*4882a593Smuzhiyun PERIPHC_DAM2,
365*4882a593Smuzhiyun PERIPHC_HDA2CODEC2X,
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* 16 */
368*4882a593Smuzhiyun NONE(ATOMICS),
369*4882a593Smuzhiyun NONE(RESERVED17),
370*4882a593Smuzhiyun NONE(RESERVED18),
371*4882a593Smuzhiyun NONE(RESERVED19),
372*4882a593Smuzhiyun NONE(RESERVED20),
373*4882a593Smuzhiyun NONE(RESERVED21),
374*4882a593Smuzhiyun NONE(RESERVED22),
375*4882a593Smuzhiyun PERIPHC_ACTMON,
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* 24 */
378*4882a593Smuzhiyun NONE(RESERVED24),
379*4882a593Smuzhiyun NONE(RESERVED25),
380*4882a593Smuzhiyun NONE(RESERVED26),
381*4882a593Smuzhiyun NONE(RESERVED27),
382*4882a593Smuzhiyun PERIPHC_SATA,
383*4882a593Smuzhiyun PERIPHC_HDA,
384*4882a593Smuzhiyun NONE(RESERVED30),
385*4882a593Smuzhiyun NONE(RESERVED31),
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* W word: 31:0 */
388*4882a593Smuzhiyun NONE(HDA2HDMICODEC),
389*4882a593Smuzhiyun NONE(RESERVED1_SATACOLD),
390*4882a593Smuzhiyun NONE(RESERVED2_PCIERX0),
391*4882a593Smuzhiyun NONE(RESERVED3_PCIERX1),
392*4882a593Smuzhiyun NONE(RESERVED4_PCIERX2),
393*4882a593Smuzhiyun NONE(RESERVED5_PCIERX3),
394*4882a593Smuzhiyun NONE(RESERVED6_PCIERX4),
395*4882a593Smuzhiyun NONE(RESERVED7_PCIERX5),
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* 40 */
398*4882a593Smuzhiyun NONE(CEC),
399*4882a593Smuzhiyun NONE(PCIE2_IOBIST),
400*4882a593Smuzhiyun NONE(EMC_IOBIST),
401*4882a593Smuzhiyun NONE(HDMI_IOBIST),
402*4882a593Smuzhiyun NONE(SATA_IOBIST),
403*4882a593Smuzhiyun NONE(MIPI_IOBIST),
404*4882a593Smuzhiyun NONE(EMC1_IOBIST),
405*4882a593Smuzhiyun NONE(XUSB),
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* 48 */
408*4882a593Smuzhiyun NONE(CILAB),
409*4882a593Smuzhiyun NONE(CILCD),
410*4882a593Smuzhiyun NONE(CILE),
411*4882a593Smuzhiyun NONE(DSIA_LP),
412*4882a593Smuzhiyun NONE(DSIB_LP),
413*4882a593Smuzhiyun NONE(RESERVED21_ENTROPY),
414*4882a593Smuzhiyun NONE(RESERVED22_W),
415*4882a593Smuzhiyun NONE(RESERVED23_W),
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* 56 */
418*4882a593Smuzhiyun NONE(RESERVED24_W),
419*4882a593Smuzhiyun NONE(AMX0),
420*4882a593Smuzhiyun NONE(ADX0),
421*4882a593Smuzhiyun NONE(DVFS),
422*4882a593Smuzhiyun NONE(XUSB_SS),
423*4882a593Smuzhiyun NONE(EMC_DLL),
424*4882a593Smuzhiyun NONE(MC1),
425*4882a593Smuzhiyun NONE(EMC1),
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /*
429*4882a593Smuzhiyun * PLL divider shift/mask tables for all PLL IDs.
430*4882a593Smuzhiyun */
431*4882a593Smuzhiyun struct clk_pll_info tegra_pll_info_table[CLOCK_ID_PLL_COUNT] = {
432*4882a593Smuzhiyun /*
433*4882a593Smuzhiyun * T114: some deviations from T2x/T30.
434*4882a593Smuzhiyun * NOTE: If kcp_mask/kvco_mask == 0, they're not used in that PLL (PLLX, etc.)
435*4882a593Smuzhiyun * If lock_ena or lock_det are >31, they're not used in that PLL.
436*4882a593Smuzhiyun */
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x0F,
439*4882a593Smuzhiyun .lock_ena = 24, .lock_det = 27, .kcp_shift = 28, .kcp_mask = 3, .kvco_shift = 27, .kvco_mask = 1 }, /* PLLC */
440*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 0, .p_mask = 0,
441*4882a593Smuzhiyun .lock_ena = 0, .lock_det = 27, .kcp_shift = 1, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLM */
442*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
443*4882a593Smuzhiyun .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLP */
444*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
445*4882a593Smuzhiyun .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLA */
446*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x01,
447*4882a593Smuzhiyun .lock_ena = 22, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLU */
448*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
449*4882a593Smuzhiyun .lock_ena = 22, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLD */
450*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x0F,
451*4882a593Smuzhiyun .lock_ena = 18, .lock_det = 27, .kcp_shift = 0, .kcp_mask = 0, .kvco_shift = 0, .kvco_mask = 0 }, /* PLLX */
452*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 0, .p_mask = 0,
453*4882a593Smuzhiyun .lock_ena = 9, .lock_det = 11, .kcp_shift = 6, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLE */
454*4882a593Smuzhiyun { .m_shift = 0, .m_mask = 0x0F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
455*4882a593Smuzhiyun .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLS (RESERVED) */
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /*
459*4882a593Smuzhiyun * Get the oscillator frequency, from the corresponding hardware configuration
460*4882a593Smuzhiyun * field. Note that T30/T114 support 3 new higher freqs, but we map back
461*4882a593Smuzhiyun * to the old T20 freqs. Support for the higher oscillators is TBD.
462*4882a593Smuzhiyun */
clock_get_osc_freq(void)463*4882a593Smuzhiyun enum clock_osc_freq clock_get_osc_freq(void)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
466*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
467*4882a593Smuzhiyun u32 reg;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun reg = readl(&clkrst->crc_osc_ctrl);
470*4882a593Smuzhiyun reg = (reg & OSC_FREQ_MASK) >> OSC_FREQ_SHIFT;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (reg & 1) /* one of the newer freqs */
473*4882a593Smuzhiyun printf("Warning: OSC_FREQ is unsupported! (%d)\n", reg);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun return reg >> 2; /* Map to most common (T20) freqs */
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* Returns a pointer to the clock source register for a peripheral */
get_periph_source_reg(enum periph_id periph_id)479*4882a593Smuzhiyun u32 *get_periph_source_reg(enum periph_id periph_id)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
482*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
483*4882a593Smuzhiyun enum periphc_internal_id internal_id;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* Coresight is a special case */
486*4882a593Smuzhiyun if (periph_id == PERIPH_ID_CSI)
487*4882a593Smuzhiyun return &clkrst->crc_clk_src[PERIPH_ID_CSI+1];
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun assert(periph_id >= PERIPH_ID_FIRST && periph_id < PERIPH_ID_COUNT);
490*4882a593Smuzhiyun internal_id = periph_id_to_internal_id[periph_id];
491*4882a593Smuzhiyun assert(internal_id != -1);
492*4882a593Smuzhiyun if (internal_id >= PERIPHC_VW_FIRST) {
493*4882a593Smuzhiyun internal_id -= PERIPHC_VW_FIRST;
494*4882a593Smuzhiyun return &clkrst->crc_clk_src_vw[internal_id];
495*4882a593Smuzhiyun } else
496*4882a593Smuzhiyun return &clkrst->crc_clk_src[internal_id];
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
get_periph_clock_info(enum periph_id periph_id,int * mux_bits,int * divider_bits,int * type)499*4882a593Smuzhiyun int get_periph_clock_info(enum periph_id periph_id, int *mux_bits,
500*4882a593Smuzhiyun int *divider_bits, int *type)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun enum periphc_internal_id internal_id;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (!clock_periph_id_isvalid(periph_id))
505*4882a593Smuzhiyun return -1;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun internal_id = periph_id_to_internal_id[periph_id];
508*4882a593Smuzhiyun if (!periphc_internal_id_isvalid(internal_id))
509*4882a593Smuzhiyun return -1;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun *type = clock_periph_type[internal_id];
512*4882a593Smuzhiyun if (!clock_type_id_isvalid(*type))
513*4882a593Smuzhiyun return -1;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun *mux_bits = clock_source[*type][CLOCK_MAX_MUX];
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (*type == CLOCK_TYPE_PCMT16)
518*4882a593Smuzhiyun *divider_bits = 16;
519*4882a593Smuzhiyun else
520*4882a593Smuzhiyun *divider_bits = 8;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun return 0;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
get_periph_clock_id(enum periph_id periph_id,int source)525*4882a593Smuzhiyun enum clock_id get_periph_clock_id(enum periph_id periph_id, int source)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun enum periphc_internal_id internal_id;
528*4882a593Smuzhiyun int type;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (!clock_periph_id_isvalid(periph_id))
531*4882a593Smuzhiyun return CLOCK_ID_NONE;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun internal_id = periph_id_to_internal_id[periph_id];
534*4882a593Smuzhiyun if (!periphc_internal_id_isvalid(internal_id))
535*4882a593Smuzhiyun return CLOCK_ID_NONE;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun type = clock_periph_type[internal_id];
538*4882a593Smuzhiyun if (!clock_type_id_isvalid(type))
539*4882a593Smuzhiyun return CLOCK_ID_NONE;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun return clock_source[type][source];
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /**
545*4882a593Smuzhiyun * Given a peripheral ID and the required source clock, this returns which
546*4882a593Smuzhiyun * value should be programmed into the source mux for that peripheral.
547*4882a593Smuzhiyun *
548*4882a593Smuzhiyun * There is special code here to handle the one source type with 5 sources.
549*4882a593Smuzhiyun *
550*4882a593Smuzhiyun * @param periph_id peripheral to start
551*4882a593Smuzhiyun * @param source PLL id of required parent clock
552*4882a593Smuzhiyun * @param mux_bits Set to number of bits in mux register: 2 or 4
553*4882a593Smuzhiyun * @param divider_bits Set to number of divider bits (8 or 16)
554*4882a593Smuzhiyun * @return mux value (0-4, or -1 if not found)
555*4882a593Smuzhiyun */
get_periph_clock_source(enum periph_id periph_id,enum clock_id parent,int * mux_bits,int * divider_bits)556*4882a593Smuzhiyun int get_periph_clock_source(enum periph_id periph_id,
557*4882a593Smuzhiyun enum clock_id parent, int *mux_bits, int *divider_bits)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun enum clock_type_id type;
560*4882a593Smuzhiyun int mux, err;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun err = get_periph_clock_info(periph_id, mux_bits, divider_bits, &type);
563*4882a593Smuzhiyun assert(!err);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun for (mux = 0; mux < CLOCK_MAX_MUX; mux++)
566*4882a593Smuzhiyun if (clock_source[type][mux] == parent)
567*4882a593Smuzhiyun return mux;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* if we get here, either us or the caller has made a mistake */
570*4882a593Smuzhiyun printf("Caller requested bad clock: periph=%d, parent=%d\n", periph_id,
571*4882a593Smuzhiyun parent);
572*4882a593Smuzhiyun return -1;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
clock_set_enable(enum periph_id periph_id,int enable)575*4882a593Smuzhiyun void clock_set_enable(enum periph_id periph_id, int enable)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
578*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
579*4882a593Smuzhiyun u32 *clk;
580*4882a593Smuzhiyun u32 reg;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* Enable/disable the clock to this peripheral */
583*4882a593Smuzhiyun assert(clock_periph_id_isvalid(periph_id));
584*4882a593Smuzhiyun if ((int)periph_id < (int)PERIPH_ID_VW_FIRST)
585*4882a593Smuzhiyun clk = &clkrst->crc_clk_out_enb[PERIPH_REG(periph_id)];
586*4882a593Smuzhiyun else
587*4882a593Smuzhiyun clk = &clkrst->crc_clk_out_enb_vw[PERIPH_REG(periph_id)];
588*4882a593Smuzhiyun reg = readl(clk);
589*4882a593Smuzhiyun if (enable)
590*4882a593Smuzhiyun reg |= PERIPH_MASK(periph_id);
591*4882a593Smuzhiyun else
592*4882a593Smuzhiyun reg &= ~PERIPH_MASK(periph_id);
593*4882a593Smuzhiyun writel(reg, clk);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
reset_set_enable(enum periph_id periph_id,int enable)596*4882a593Smuzhiyun void reset_set_enable(enum periph_id periph_id, int enable)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
599*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
600*4882a593Smuzhiyun u32 *reset;
601*4882a593Smuzhiyun u32 reg;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* Enable/disable reset to the peripheral */
604*4882a593Smuzhiyun assert(clock_periph_id_isvalid(periph_id));
605*4882a593Smuzhiyun if (periph_id < PERIPH_ID_VW_FIRST)
606*4882a593Smuzhiyun reset = &clkrst->crc_rst_dev[PERIPH_REG(periph_id)];
607*4882a593Smuzhiyun else
608*4882a593Smuzhiyun reset = &clkrst->crc_rst_dev_vw[PERIPH_REG(periph_id)];
609*4882a593Smuzhiyun reg = readl(reset);
610*4882a593Smuzhiyun if (enable)
611*4882a593Smuzhiyun reg |= PERIPH_MASK(periph_id);
612*4882a593Smuzhiyun else
613*4882a593Smuzhiyun reg &= ~PERIPH_MASK(periph_id);
614*4882a593Smuzhiyun writel(reg, reset);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_CONTROL)
618*4882a593Smuzhiyun /*
619*4882a593Smuzhiyun * Convert a device tree clock ID to our peripheral ID. They are mostly
620*4882a593Smuzhiyun * the same but we are very cautious so we check that a valid clock ID is
621*4882a593Smuzhiyun * provided.
622*4882a593Smuzhiyun *
623*4882a593Smuzhiyun * @param clk_id Clock ID according to tegra114 device tree binding
624*4882a593Smuzhiyun * @return peripheral ID, or PERIPH_ID_NONE if the clock ID is invalid
625*4882a593Smuzhiyun */
clk_id_to_periph_id(int clk_id)626*4882a593Smuzhiyun enum periph_id clk_id_to_periph_id(int clk_id)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun if (clk_id > PERIPH_ID_COUNT)
629*4882a593Smuzhiyun return PERIPH_ID_NONE;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun switch (clk_id) {
632*4882a593Smuzhiyun case PERIPH_ID_RESERVED3:
633*4882a593Smuzhiyun case PERIPH_ID_RESERVED16:
634*4882a593Smuzhiyun case PERIPH_ID_RESERVED24:
635*4882a593Smuzhiyun case PERIPH_ID_RESERVED35:
636*4882a593Smuzhiyun case PERIPH_ID_RESERVED43:
637*4882a593Smuzhiyun case PERIPH_ID_RESERVED45:
638*4882a593Smuzhiyun case PERIPH_ID_RESERVED56:
639*4882a593Smuzhiyun case PERIPH_ID_RESERVED76:
640*4882a593Smuzhiyun case PERIPH_ID_RESERVED77:
641*4882a593Smuzhiyun case PERIPH_ID_RESERVED78:
642*4882a593Smuzhiyun case PERIPH_ID_RESERVED83:
643*4882a593Smuzhiyun case PERIPH_ID_RESERVED89:
644*4882a593Smuzhiyun case PERIPH_ID_RESERVED91:
645*4882a593Smuzhiyun case PERIPH_ID_RESERVED93:
646*4882a593Smuzhiyun case PERIPH_ID_RESERVED94:
647*4882a593Smuzhiyun case PERIPH_ID_RESERVED95:
648*4882a593Smuzhiyun return PERIPH_ID_NONE;
649*4882a593Smuzhiyun default:
650*4882a593Smuzhiyun return clk_id;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun #endif /* CONFIG_IS_ENABLED(OF_CONTROL) */
654*4882a593Smuzhiyun
clock_early_init(void)655*4882a593Smuzhiyun void clock_early_init(void)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun struct clk_rst_ctlr *clkrst =
658*4882a593Smuzhiyun (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
659*4882a593Smuzhiyun struct clk_pll_info *pllinfo;
660*4882a593Smuzhiyun u32 data;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun tegra30_set_up_pllp();
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun /* clear IDDQ before accessing any other PLLC registers */
665*4882a593Smuzhiyun pllinfo = &tegra_pll_info_table[CLOCK_ID_CGENERAL];
666*4882a593Smuzhiyun clrbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_misc, PLLC_IDDQ);
667*4882a593Smuzhiyun udelay(2);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /*
670*4882a593Smuzhiyun * PLLC output frequency set to 600Mhz
671*4882a593Smuzhiyun * PLLD output frequency set to 925Mhz
672*4882a593Smuzhiyun */
673*4882a593Smuzhiyun switch (clock_get_osc_freq()) {
674*4882a593Smuzhiyun case CLOCK_OSC_FREQ_12_0: /* OSC is 12Mhz */
675*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_CGENERAL, 600, 12, 0, 8);
676*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_DISPLAY, 925, 12, 0, 12);
677*4882a593Smuzhiyun break;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun case CLOCK_OSC_FREQ_26_0: /* OSC is 26Mhz */
680*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_CGENERAL, 600, 26, 0, 8);
681*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_DISPLAY, 925, 26, 0, 12);
682*4882a593Smuzhiyun break;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun case CLOCK_OSC_FREQ_13_0: /* OSC is 13Mhz */
685*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_CGENERAL, 600, 13, 0, 8);
686*4882a593Smuzhiyun clock_set_rate(CLOCK_ID_DISPLAY, 925, 13, 0, 12);
687*4882a593Smuzhiyun break;
688*4882a593Smuzhiyun case CLOCK_OSC_FREQ_19_2:
689*4882a593Smuzhiyun default:
690*4882a593Smuzhiyun /*
691*4882a593Smuzhiyun * These are not supported. It is too early to print a
692*4882a593Smuzhiyun * message and the UART likely won't work anyway due to the
693*4882a593Smuzhiyun * oscillator being wrong.
694*4882a593Smuzhiyun */
695*4882a593Smuzhiyun break;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* PLLC_MISC2: Set dynramp_stepA/B. MISC2 maps to pll_out[1] */
699*4882a593Smuzhiyun writel(0x00561600, &clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_out[1]);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /* PLLC_MISC: Set LOCK_ENABLE */
702*4882a593Smuzhiyun pllinfo = &tegra_pll_info_table[CLOCK_ID_CGENERAL];
703*4882a593Smuzhiyun setbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_misc, (1 << pllinfo->lock_ena));
704*4882a593Smuzhiyun udelay(2);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* PLLD_MISC: Set CLKENABLE, CPCON 12, LFCON 1, and enable lock */
707*4882a593Smuzhiyun pllinfo = &tegra_pll_info_table[CLOCK_ID_DISPLAY];
708*4882a593Smuzhiyun data = (12 << pllinfo->kcp_shift) | (1 << pllinfo->kvco_shift);
709*4882a593Smuzhiyun data |= (1 << PLLD_CLKENABLE) | (1 << pllinfo->lock_ena);
710*4882a593Smuzhiyun writel(data, &clkrst->crc_pll[CLOCK_ID_DISPLAY].pll_misc);
711*4882a593Smuzhiyun udelay(2);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
arch_timer_init(void)714*4882a593Smuzhiyun void arch_timer_init(void)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun struct sysctr_ctlr *sysctr = (struct sysctr_ctlr *)NV_PA_TSC_BASE;
717*4882a593Smuzhiyun u32 freq, val;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun freq = clock_get_rate(CLOCK_ID_CLK_M);
720*4882a593Smuzhiyun debug("%s: clk_m freq is %dHz [0x%08X]\n", __func__, freq, freq);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* ARM CNTFRQ */
723*4882a593Smuzhiyun asm("mcr p15, 0, %0, c14, c0, 0\n" : : "r" (freq));
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun /* Only T114 has the System Counter regs */
726*4882a593Smuzhiyun debug("%s: setting CNTFID0 to 0x%08X\n", __func__, freq);
727*4882a593Smuzhiyun writel(freq, &sysctr->cntfid0);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun val = readl(&sysctr->cntcr);
730*4882a593Smuzhiyun val |= TSC_CNTCR_ENABLE | TSC_CNTCR_HDBG;
731*4882a593Smuzhiyun writel(val, &sysctr->cntcr);
732*4882a593Smuzhiyun debug("%s: TSC CNTCR = 0x%08X\n", __func__, val);
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun struct periph_clk_init periph_clk_init_table[] = {
736*4882a593Smuzhiyun { PERIPH_ID_SBC1, CLOCK_ID_PERIPH },
737*4882a593Smuzhiyun { PERIPH_ID_SBC2, CLOCK_ID_PERIPH },
738*4882a593Smuzhiyun { PERIPH_ID_SBC3, CLOCK_ID_PERIPH },
739*4882a593Smuzhiyun { PERIPH_ID_SBC4, CLOCK_ID_PERIPH },
740*4882a593Smuzhiyun { PERIPH_ID_SBC5, CLOCK_ID_PERIPH },
741*4882a593Smuzhiyun { PERIPH_ID_SBC6, CLOCK_ID_PERIPH },
742*4882a593Smuzhiyun { PERIPH_ID_HOST1X, CLOCK_ID_PERIPH },
743*4882a593Smuzhiyun { PERIPH_ID_DISP1, CLOCK_ID_CGENERAL },
744*4882a593Smuzhiyun { PERIPH_ID_NDFLASH, CLOCK_ID_PERIPH },
745*4882a593Smuzhiyun { PERIPH_ID_SDMMC1, CLOCK_ID_PERIPH },
746*4882a593Smuzhiyun { PERIPH_ID_SDMMC2, CLOCK_ID_PERIPH },
747*4882a593Smuzhiyun { PERIPH_ID_SDMMC3, CLOCK_ID_PERIPH },
748*4882a593Smuzhiyun { PERIPH_ID_SDMMC4, CLOCK_ID_PERIPH },
749*4882a593Smuzhiyun { PERIPH_ID_PWM, CLOCK_ID_SFROM32KHZ },
750*4882a593Smuzhiyun { PERIPH_ID_I2C1, CLOCK_ID_PERIPH },
751*4882a593Smuzhiyun { PERIPH_ID_I2C2, CLOCK_ID_PERIPH },
752*4882a593Smuzhiyun { PERIPH_ID_I2C3, CLOCK_ID_PERIPH },
753*4882a593Smuzhiyun { PERIPH_ID_I2C4, CLOCK_ID_PERIPH },
754*4882a593Smuzhiyun { PERIPH_ID_I2C5, CLOCK_ID_PERIPH },
755*4882a593Smuzhiyun { -1, },
756*4882a593Smuzhiyun };
757