1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2010-2013, NVIDIA CORPORATION. All rights reserved.
3*4882a593Smuzhiyun * Copyright (c) 2011 The Chromium OS Authors.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/pinmux.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun /* return 1 if a pingrp is in range */
13*4882a593Smuzhiyun #define pmux_pingrp_isvalid(pin) (((pin) >= 0) && ((pin) < PMUX_PINGRP_COUNT))
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* return 1 if a pmux_func is in range */
16*4882a593Smuzhiyun #define pmux_func_isvalid(func) \
17*4882a593Smuzhiyun (((func) >= 0) && ((func) < PMUX_FUNC_COUNT))
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* return 1 if a pin_pupd_is in range */
20*4882a593Smuzhiyun #define pmux_pin_pupd_isvalid(pupd) \
21*4882a593Smuzhiyun (((pupd) >= PMUX_PULL_NORMAL) && ((pupd) <= PMUX_PULL_UP))
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* return 1 if a pin_tristate_is in range */
24*4882a593Smuzhiyun #define pmux_pin_tristate_isvalid(tristate) \
25*4882a593Smuzhiyun (((tristate) >= PMUX_TRI_NORMAL) && ((tristate) <= PMUX_TRI_TRISTATE))
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_E_INPUT
28*4882a593Smuzhiyun /* return 1 if a pin_io_is in range */
29*4882a593Smuzhiyun #define pmux_pin_io_isvalid(io) \
30*4882a593Smuzhiyun (((io) >= PMUX_PIN_OUTPUT) && ((io) <= PMUX_PIN_INPUT))
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_LOCK
34*4882a593Smuzhiyun /* return 1 if a pin_lock is in range */
35*4882a593Smuzhiyun #define pmux_pin_lock_isvalid(lock) \
36*4882a593Smuzhiyun (((lock) >= PMUX_PIN_LOCK_DISABLE) && ((lock) <= PMUX_PIN_LOCK_ENABLE))
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_OD
40*4882a593Smuzhiyun /* return 1 if a pin_od is in range */
41*4882a593Smuzhiyun #define pmux_pin_od_isvalid(od) \
42*4882a593Smuzhiyun (((od) >= PMUX_PIN_OD_DISABLE) && ((od) <= PMUX_PIN_OD_ENABLE))
43*4882a593Smuzhiyun #endif
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_IO_RESET
46*4882a593Smuzhiyun /* return 1 if a pin_ioreset_is in range */
47*4882a593Smuzhiyun #define pmux_pin_ioreset_isvalid(ioreset) \
48*4882a593Smuzhiyun (((ioreset) >= PMUX_PIN_IO_RESET_DISABLE) && \
49*4882a593Smuzhiyun ((ioreset) <= PMUX_PIN_IO_RESET_ENABLE))
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_RCV_SEL
53*4882a593Smuzhiyun /* return 1 if a pin_rcv_sel_is in range */
54*4882a593Smuzhiyun #define pmux_pin_rcv_sel_isvalid(rcv_sel) \
55*4882a593Smuzhiyun (((rcv_sel) >= PMUX_PIN_RCV_SEL_NORMAL) && \
56*4882a593Smuzhiyun ((rcv_sel) <= PMUX_PIN_RCV_SEL_HIGH))
57*4882a593Smuzhiyun #endif
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_E_IO_HV
60*4882a593Smuzhiyun /* return 1 if a pin_e_io_hv is in range */
61*4882a593Smuzhiyun #define pmux_pin_e_io_hv_isvalid(e_io_hv) \
62*4882a593Smuzhiyun (((e_io_hv) >= PMUX_PIN_E_IO_HV_NORMAL) && \
63*4882a593Smuzhiyun ((e_io_hv) <= PMUX_PIN_E_IO_HV_HIGH))
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #ifdef TEGRA_PMX_GRPS_HAVE_LPMD
67*4882a593Smuzhiyun #define pmux_lpmd_isvalid(lpm) \
68*4882a593Smuzhiyun (((lpm) >= PMUX_LPMD_X8) && ((lpm) <= PMUX_LPMD_X))
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #if defined(TEGRA_PMX_PINS_HAVE_SCHMT) || defined(TEGRA_PMX_GRPS_HAVE_SCHMT)
72*4882a593Smuzhiyun #define pmux_schmt_isvalid(schmt) \
73*4882a593Smuzhiyun (((schmt) >= PMUX_SCHMT_DISABLE) && ((schmt) <= PMUX_SCHMT_ENABLE))
74*4882a593Smuzhiyun #endif
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #if defined(TEGRA_PMX_PINS_HAVE_HSM) || defined(TEGRA_PMX_GRPS_HAVE_HSM)
77*4882a593Smuzhiyun #define pmux_hsm_isvalid(hsm) \
78*4882a593Smuzhiyun (((hsm) >= PMUX_HSM_DISABLE) && ((hsm) <= PMUX_HSM_ENABLE))
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define _R(offset) (u32 *)((unsigned long)NV_PA_APB_MISC_BASE + (offset))
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #if defined(CONFIG_TEGRA20)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define MUX_REG(grp) _R(0x80 + ((tegra_soc_pingroups[grp].ctl_id / 16) * 4))
86*4882a593Smuzhiyun #define MUX_SHIFT(grp) ((tegra_soc_pingroups[grp].ctl_id % 16) * 2)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define PULL_REG(grp) _R(0xa0 + ((tegra_soc_pingroups[grp].pull_id / 16) * 4))
89*4882a593Smuzhiyun #define PULL_SHIFT(grp) ((tegra_soc_pingroups[grp].pull_id % 16) * 2)
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define TRI_REG(grp) _R(0x14 + (((grp) / 32) * 4))
92*4882a593Smuzhiyun #define TRI_SHIFT(grp) ((grp) % 32)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #else
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define REG(pin) _R(0x3000 + ((pin) * 4))
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define MUX_REG(pin) REG(pin)
99*4882a593Smuzhiyun #define MUX_SHIFT(pin) 0
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define PULL_REG(pin) REG(pin)
102*4882a593Smuzhiyun #define PULL_SHIFT(pin) 2
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define TRI_REG(pin) REG(pin)
105*4882a593Smuzhiyun #define TRI_SHIFT(pin) 4
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #endif /* CONFIG_TEGRA20 */
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define DRV_REG(group) _R(TEGRA_PMX_SOC_DRV_GROUP_BASE_REG + ((group) * 4))
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define MIPIPADCTRL_REG(group) _R(TEGRA_PMX_SOC_MIPIPADCTRL_BASE_REG + ((group) * 4))
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun * We could force arch-tegraNN/pinmux.h to define all of these. However,
115*4882a593Smuzhiyun * that's a lot of defines, and for now it's manageable to just put a
116*4882a593Smuzhiyun * special case here. It's possible this decision will change with future
117*4882a593Smuzhiyun * SoCs.
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun #ifdef CONFIG_TEGRA210
120*4882a593Smuzhiyun #define IO_SHIFT 6
121*4882a593Smuzhiyun #define LOCK_SHIFT 7
122*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_HSM
123*4882a593Smuzhiyun #define HSM_SHIFT 9
124*4882a593Smuzhiyun #endif
125*4882a593Smuzhiyun #define E_IO_HV_SHIFT 10
126*4882a593Smuzhiyun #define OD_SHIFT 11
127*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_SCHMT
128*4882a593Smuzhiyun #define SCHMT_SHIFT 12
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun #else
131*4882a593Smuzhiyun #define IO_SHIFT 5
132*4882a593Smuzhiyun #define OD_SHIFT 6
133*4882a593Smuzhiyun #define LOCK_SHIFT 7
134*4882a593Smuzhiyun #define IO_RESET_SHIFT 8
135*4882a593Smuzhiyun #define RCV_SEL_SHIFT 9
136*4882a593Smuzhiyun #endif
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #ifdef TEGRA_PMX_SOC_HAS_IO_CLAMPING
139*4882a593Smuzhiyun /* This register/field only exists on Tegra114 and later */
140*4882a593Smuzhiyun #define APB_MISC_PP_PINMUX_GLOBAL_0 0x40
141*4882a593Smuzhiyun #define CLAMP_INPUTS_WHEN_TRISTATED 1
142*4882a593Smuzhiyun
pinmux_set_tristate_input_clamping(void)143*4882a593Smuzhiyun void pinmux_set_tristate_input_clamping(void)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun u32 *reg = _R(APB_MISC_PP_PINMUX_GLOBAL_0);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun setbits_le32(reg, CLAMP_INPUTS_WHEN_TRISTATED);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
pinmux_clear_tristate_input_clamping(void)150*4882a593Smuzhiyun void pinmux_clear_tristate_input_clamping(void)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun u32 *reg = _R(APB_MISC_PP_PINMUX_GLOBAL_0);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun clrbits_le32(reg, CLAMP_INPUTS_WHEN_TRISTATED);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun #endif
157*4882a593Smuzhiyun
pinmux_set_func(enum pmux_pingrp pin,enum pmux_func func)158*4882a593Smuzhiyun void pinmux_set_func(enum pmux_pingrp pin, enum pmux_func func)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun u32 *reg = MUX_REG(pin);
161*4882a593Smuzhiyun int i, mux = -1;
162*4882a593Smuzhiyun u32 val;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (func == PMUX_FUNC_DEFAULT)
165*4882a593Smuzhiyun return;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Error check on pin and func */
168*4882a593Smuzhiyun assert(pmux_pingrp_isvalid(pin));
169*4882a593Smuzhiyun assert(pmux_func_isvalid(func));
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (func >= PMUX_FUNC_RSVD1) {
172*4882a593Smuzhiyun mux = (func - PMUX_FUNC_RSVD1) & 3;
173*4882a593Smuzhiyun } else {
174*4882a593Smuzhiyun /* Search for the appropriate function */
175*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
176*4882a593Smuzhiyun if (tegra_soc_pingroups[pin].funcs[i] == func) {
177*4882a593Smuzhiyun mux = i;
178*4882a593Smuzhiyun break;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun assert(mux != -1);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun val = readl(reg);
185*4882a593Smuzhiyun val &= ~(3 << MUX_SHIFT(pin));
186*4882a593Smuzhiyun val |= (mux << MUX_SHIFT(pin));
187*4882a593Smuzhiyun writel(val, reg);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
pinmux_set_pullupdown(enum pmux_pingrp pin,enum pmux_pull pupd)190*4882a593Smuzhiyun void pinmux_set_pullupdown(enum pmux_pingrp pin, enum pmux_pull pupd)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun u32 *reg = PULL_REG(pin);
193*4882a593Smuzhiyun u32 val;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* Error check on pin and pupd */
196*4882a593Smuzhiyun assert(pmux_pingrp_isvalid(pin));
197*4882a593Smuzhiyun assert(pmux_pin_pupd_isvalid(pupd));
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun val = readl(reg);
200*4882a593Smuzhiyun val &= ~(3 << PULL_SHIFT(pin));
201*4882a593Smuzhiyun val |= (pupd << PULL_SHIFT(pin));
202*4882a593Smuzhiyun writel(val, reg);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
pinmux_set_tristate(enum pmux_pingrp pin,int tri)205*4882a593Smuzhiyun static void pinmux_set_tristate(enum pmux_pingrp pin, int tri)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun u32 *reg = TRI_REG(pin);
208*4882a593Smuzhiyun u32 val;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Error check on pin */
211*4882a593Smuzhiyun assert(pmux_pingrp_isvalid(pin));
212*4882a593Smuzhiyun assert(pmux_pin_tristate_isvalid(tri));
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun val = readl(reg);
215*4882a593Smuzhiyun if (tri == PMUX_TRI_TRISTATE)
216*4882a593Smuzhiyun val |= (1 << TRI_SHIFT(pin));
217*4882a593Smuzhiyun else
218*4882a593Smuzhiyun val &= ~(1 << TRI_SHIFT(pin));
219*4882a593Smuzhiyun writel(val, reg);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
pinmux_tristate_enable(enum pmux_pingrp pin)222*4882a593Smuzhiyun void pinmux_tristate_enable(enum pmux_pingrp pin)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun pinmux_set_tristate(pin, PMUX_TRI_TRISTATE);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
pinmux_tristate_disable(enum pmux_pingrp pin)227*4882a593Smuzhiyun void pinmux_tristate_disable(enum pmux_pingrp pin)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun pinmux_set_tristate(pin, PMUX_TRI_NORMAL);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_E_INPUT
pinmux_set_io(enum pmux_pingrp pin,enum pmux_pin_io io)233*4882a593Smuzhiyun void pinmux_set_io(enum pmux_pingrp pin, enum pmux_pin_io io)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun u32 *reg = REG(pin);
236*4882a593Smuzhiyun u32 val;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (io == PMUX_PIN_NONE)
239*4882a593Smuzhiyun return;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* Error check on pin and io */
242*4882a593Smuzhiyun assert(pmux_pingrp_isvalid(pin));
243*4882a593Smuzhiyun assert(pmux_pin_io_isvalid(io));
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun val = readl(reg);
246*4882a593Smuzhiyun if (io == PMUX_PIN_INPUT)
247*4882a593Smuzhiyun val |= (io & 1) << IO_SHIFT;
248*4882a593Smuzhiyun else
249*4882a593Smuzhiyun val &= ~(1 << IO_SHIFT);
250*4882a593Smuzhiyun writel(val, reg);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun #endif
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_LOCK
pinmux_set_lock(enum pmux_pingrp pin,enum pmux_pin_lock lock)255*4882a593Smuzhiyun static void pinmux_set_lock(enum pmux_pingrp pin, enum pmux_pin_lock lock)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun u32 *reg = REG(pin);
258*4882a593Smuzhiyun u32 val;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (lock == PMUX_PIN_LOCK_DEFAULT)
261*4882a593Smuzhiyun return;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* Error check on pin and lock */
264*4882a593Smuzhiyun assert(pmux_pingrp_isvalid(pin));
265*4882a593Smuzhiyun assert(pmux_pin_lock_isvalid(lock));
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun val = readl(reg);
268*4882a593Smuzhiyun if (lock == PMUX_PIN_LOCK_ENABLE) {
269*4882a593Smuzhiyun val |= (1 << LOCK_SHIFT);
270*4882a593Smuzhiyun } else {
271*4882a593Smuzhiyun if (val & (1 << LOCK_SHIFT))
272*4882a593Smuzhiyun printf("%s: Cannot clear LOCK bit!\n", __func__);
273*4882a593Smuzhiyun val &= ~(1 << LOCK_SHIFT);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun writel(val, reg);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun return;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun #endif
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_OD
pinmux_set_od(enum pmux_pingrp pin,enum pmux_pin_od od)282*4882a593Smuzhiyun static void pinmux_set_od(enum pmux_pingrp pin, enum pmux_pin_od od)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun u32 *reg = REG(pin);
285*4882a593Smuzhiyun u32 val;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (od == PMUX_PIN_OD_DEFAULT)
288*4882a593Smuzhiyun return;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Error check on pin and od */
291*4882a593Smuzhiyun assert(pmux_pingrp_isvalid(pin));
292*4882a593Smuzhiyun assert(pmux_pin_od_isvalid(od));
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun val = readl(reg);
295*4882a593Smuzhiyun if (od == PMUX_PIN_OD_ENABLE)
296*4882a593Smuzhiyun val |= (1 << OD_SHIFT);
297*4882a593Smuzhiyun else
298*4882a593Smuzhiyun val &= ~(1 << OD_SHIFT);
299*4882a593Smuzhiyun writel(val, reg);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun #endif
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_IO_RESET
pinmux_set_ioreset(enum pmux_pingrp pin,enum pmux_pin_ioreset ioreset)306*4882a593Smuzhiyun static void pinmux_set_ioreset(enum pmux_pingrp pin,
307*4882a593Smuzhiyun enum pmux_pin_ioreset ioreset)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun u32 *reg = REG(pin);
310*4882a593Smuzhiyun u32 val;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (ioreset == PMUX_PIN_IO_RESET_DEFAULT)
313*4882a593Smuzhiyun return;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* Error check on pin and ioreset */
316*4882a593Smuzhiyun assert(pmux_pingrp_isvalid(pin));
317*4882a593Smuzhiyun assert(pmux_pin_ioreset_isvalid(ioreset));
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun val = readl(reg);
320*4882a593Smuzhiyun if (ioreset == PMUX_PIN_IO_RESET_ENABLE)
321*4882a593Smuzhiyun val |= (1 << IO_RESET_SHIFT);
322*4882a593Smuzhiyun else
323*4882a593Smuzhiyun val &= ~(1 << IO_RESET_SHIFT);
324*4882a593Smuzhiyun writel(val, reg);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun return;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun #endif
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_RCV_SEL
pinmux_set_rcv_sel(enum pmux_pingrp pin,enum pmux_pin_rcv_sel rcv_sel)331*4882a593Smuzhiyun static void pinmux_set_rcv_sel(enum pmux_pingrp pin,
332*4882a593Smuzhiyun enum pmux_pin_rcv_sel rcv_sel)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun u32 *reg = REG(pin);
335*4882a593Smuzhiyun u32 val;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (rcv_sel == PMUX_PIN_RCV_SEL_DEFAULT)
338*4882a593Smuzhiyun return;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* Error check on pin and rcv_sel */
341*4882a593Smuzhiyun assert(pmux_pingrp_isvalid(pin));
342*4882a593Smuzhiyun assert(pmux_pin_rcv_sel_isvalid(rcv_sel));
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun val = readl(reg);
345*4882a593Smuzhiyun if (rcv_sel == PMUX_PIN_RCV_SEL_HIGH)
346*4882a593Smuzhiyun val |= (1 << RCV_SEL_SHIFT);
347*4882a593Smuzhiyun else
348*4882a593Smuzhiyun val &= ~(1 << RCV_SEL_SHIFT);
349*4882a593Smuzhiyun writel(val, reg);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun return;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun #endif
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_E_IO_HV
pinmux_set_e_io_hv(enum pmux_pingrp pin,enum pmux_pin_e_io_hv e_io_hv)356*4882a593Smuzhiyun static void pinmux_set_e_io_hv(enum pmux_pingrp pin,
357*4882a593Smuzhiyun enum pmux_pin_e_io_hv e_io_hv)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun u32 *reg = REG(pin);
360*4882a593Smuzhiyun u32 val;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (e_io_hv == PMUX_PIN_E_IO_HV_DEFAULT)
363*4882a593Smuzhiyun return;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* Error check on pin and e_io_hv */
366*4882a593Smuzhiyun assert(pmux_pingrp_isvalid(pin));
367*4882a593Smuzhiyun assert(pmux_pin_e_io_hv_isvalid(e_io_hv));
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun val = readl(reg);
370*4882a593Smuzhiyun if (e_io_hv == PMUX_PIN_E_IO_HV_HIGH)
371*4882a593Smuzhiyun val |= (1 << E_IO_HV_SHIFT);
372*4882a593Smuzhiyun else
373*4882a593Smuzhiyun val &= ~(1 << E_IO_HV_SHIFT);
374*4882a593Smuzhiyun writel(val, reg);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun return;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun #endif
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_SCHMT
pinmux_set_schmt(enum pmux_pingrp pin,enum pmux_schmt schmt)381*4882a593Smuzhiyun static void pinmux_set_schmt(enum pmux_pingrp pin, enum pmux_schmt schmt)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun u32 *reg = REG(grp);
384*4882a593Smuzhiyun u32 val;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* NONE means unspecified/do not change/use POR value */
387*4882a593Smuzhiyun if (schmt == PMUX_SCHMT_NONE)
388*4882a593Smuzhiyun return;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* Error check pad */
391*4882a593Smuzhiyun assert(pmux_pingrp_isvalid(pin));
392*4882a593Smuzhiyun assert(pmux_schmt_isvalid(schmt));
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun val = readl(reg);
395*4882a593Smuzhiyun if (schmt == PMUX_SCHMT_ENABLE)
396*4882a593Smuzhiyun val |= (1 << SCHMT_SHIFT);
397*4882a593Smuzhiyun else
398*4882a593Smuzhiyun val &= ~(1 << SCHMT_SHIFT);
399*4882a593Smuzhiyun writel(val, reg);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun return;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun #endif
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_HSM
pinmux_set_hsm(enum pmux_pingrp pin,enum pmux_hsm hsm)406*4882a593Smuzhiyun static void pinmux_set_hsm(enum pmux_pingrp pin, enum pmux_hsm hsm)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun u32 *reg = REG(grp);
409*4882a593Smuzhiyun u32 val;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* NONE means unspecified/do not change/use POR value */
412*4882a593Smuzhiyun if (hsm == PMUX_HSM_NONE)
413*4882a593Smuzhiyun return;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* Error check pad */
416*4882a593Smuzhiyun assert(pmux_pingrp_isvalid(pin));
417*4882a593Smuzhiyun assert(pmux_hsm_isvalid(hsm));
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun val = readl(reg);
420*4882a593Smuzhiyun if (hsm == PMUX_HSM_ENABLE)
421*4882a593Smuzhiyun val |= (1 << HSM_SHIFT);
422*4882a593Smuzhiyun else
423*4882a593Smuzhiyun val &= ~(1 << HSM_SHIFT);
424*4882a593Smuzhiyun writel(val, reg);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun return;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun #endif
429*4882a593Smuzhiyun
pinmux_config_pingrp(const struct pmux_pingrp_config * config)430*4882a593Smuzhiyun static void pinmux_config_pingrp(const struct pmux_pingrp_config *config)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun enum pmux_pingrp pin = config->pingrp;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun pinmux_set_func(pin, config->func);
435*4882a593Smuzhiyun pinmux_set_pullupdown(pin, config->pull);
436*4882a593Smuzhiyun pinmux_set_tristate(pin, config->tristate);
437*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_E_INPUT
438*4882a593Smuzhiyun pinmux_set_io(pin, config->io);
439*4882a593Smuzhiyun #endif
440*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_LOCK
441*4882a593Smuzhiyun pinmux_set_lock(pin, config->lock);
442*4882a593Smuzhiyun #endif
443*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_OD
444*4882a593Smuzhiyun pinmux_set_od(pin, config->od);
445*4882a593Smuzhiyun #endif
446*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_IO_RESET
447*4882a593Smuzhiyun pinmux_set_ioreset(pin, config->ioreset);
448*4882a593Smuzhiyun #endif
449*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_RCV_SEL
450*4882a593Smuzhiyun pinmux_set_rcv_sel(pin, config->rcv_sel);
451*4882a593Smuzhiyun #endif
452*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_E_IO_HV
453*4882a593Smuzhiyun pinmux_set_e_io_hv(pin, config->e_io_hv);
454*4882a593Smuzhiyun #endif
455*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_SCHMT
456*4882a593Smuzhiyun pinmux_set_schmt(pin, config->schmt);
457*4882a593Smuzhiyun #endif
458*4882a593Smuzhiyun #ifdef TEGRA_PMX_PINS_HAVE_HSM
459*4882a593Smuzhiyun pinmux_set_hsm(pin, config->hsm);
460*4882a593Smuzhiyun #endif
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
pinmux_config_pingrp_table(const struct pmux_pingrp_config * config,int len)463*4882a593Smuzhiyun void pinmux_config_pingrp_table(const struct pmux_pingrp_config *config,
464*4882a593Smuzhiyun int len)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun int i;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun for (i = 0; i < len; i++)
469*4882a593Smuzhiyun pinmux_config_pingrp(&config[i]);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun #ifdef TEGRA_PMX_SOC_HAS_DRVGRPS
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun #define pmux_drvgrp_isvalid(pd) (((pd) >= 0) && ((pd) < PMUX_DRVGRP_COUNT))
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun #define pmux_slw_isvalid(slw) \
477*4882a593Smuzhiyun (((slw) >= PMUX_SLWF_MIN) && ((slw) <= PMUX_SLWF_MAX))
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun #define pmux_drv_isvalid(drv) \
480*4882a593Smuzhiyun (((drv) >= PMUX_DRVUP_MIN) && ((drv) <= PMUX_DRVUP_MAX))
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun #ifdef TEGRA_PMX_GRPS_HAVE_HSM
483*4882a593Smuzhiyun #define HSM_SHIFT 2
484*4882a593Smuzhiyun #endif
485*4882a593Smuzhiyun #ifdef TEGRA_PMX_GRPS_HAVE_SCHMT
486*4882a593Smuzhiyun #define SCHMT_SHIFT 3
487*4882a593Smuzhiyun #endif
488*4882a593Smuzhiyun #ifdef TEGRA_PMX_GRPS_HAVE_LPMD
489*4882a593Smuzhiyun #define LPMD_SHIFT 4
490*4882a593Smuzhiyun #define LPMD_MASK (3 << LPMD_SHIFT)
491*4882a593Smuzhiyun #endif
492*4882a593Smuzhiyun /*
493*4882a593Smuzhiyun * Note that the following DRV* and SLW* defines are accurate for many drive
494*4882a593Smuzhiyun * groups on many SoCs. We really need a per-group data structure to solve
495*4882a593Smuzhiyun * this, since the fields are in different positions/sizes in different
496*4882a593Smuzhiyun * registers (for different groups).
497*4882a593Smuzhiyun *
498*4882a593Smuzhiyun * On Tegra30/114/124, the DRV*_SHIFT values vary.
499*4882a593Smuzhiyun * On Tegra30, the SLW*_SHIFT values vary.
500*4882a593Smuzhiyun * On Tegra30/114/124/210, the DRV*_MASK values vary, although the values
501*4882a593Smuzhiyun * below are wide enough to cover the widest fields, and hopefully don't
502*4882a593Smuzhiyun * interfere with any other fields.
503*4882a593Smuzhiyun * On Tegra30, the SLW*_MASK values vary, but we can't use a value that's
504*4882a593Smuzhiyun * wide enough to cover all cases, since that would cause the field to
505*4882a593Smuzhiyun * overlap with other fields in the narrower cases.
506*4882a593Smuzhiyun */
507*4882a593Smuzhiyun #define DRVDN_SHIFT 12
508*4882a593Smuzhiyun #define DRVDN_MASK (0x7F << DRVDN_SHIFT)
509*4882a593Smuzhiyun #define DRVUP_SHIFT 20
510*4882a593Smuzhiyun #define DRVUP_MASK (0x7F << DRVUP_SHIFT)
511*4882a593Smuzhiyun #define SLWR_SHIFT 28
512*4882a593Smuzhiyun #define SLWR_MASK (3 << SLWR_SHIFT)
513*4882a593Smuzhiyun #define SLWF_SHIFT 30
514*4882a593Smuzhiyun #define SLWF_MASK (3 << SLWF_SHIFT)
515*4882a593Smuzhiyun
pinmux_set_drvup_slwf(enum pmux_drvgrp grp,int slwf)516*4882a593Smuzhiyun static void pinmux_set_drvup_slwf(enum pmux_drvgrp grp, int slwf)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun u32 *reg = DRV_REG(grp);
519*4882a593Smuzhiyun u32 val;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* NONE means unspecified/do not change/use POR value */
522*4882a593Smuzhiyun if (slwf == PMUX_SLWF_NONE)
523*4882a593Smuzhiyun return;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* Error check on pad and slwf */
526*4882a593Smuzhiyun assert(pmux_drvgrp_isvalid(grp));
527*4882a593Smuzhiyun assert(pmux_slw_isvalid(slwf));
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun val = readl(reg);
530*4882a593Smuzhiyun val &= ~SLWF_MASK;
531*4882a593Smuzhiyun val |= (slwf << SLWF_SHIFT);
532*4882a593Smuzhiyun writel(val, reg);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
pinmux_set_drvdn_slwr(enum pmux_drvgrp grp,int slwr)537*4882a593Smuzhiyun static void pinmux_set_drvdn_slwr(enum pmux_drvgrp grp, int slwr)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun u32 *reg = DRV_REG(grp);
540*4882a593Smuzhiyun u32 val;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* NONE means unspecified/do not change/use POR value */
543*4882a593Smuzhiyun if (slwr == PMUX_SLWR_NONE)
544*4882a593Smuzhiyun return;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* Error check on pad and slwr */
547*4882a593Smuzhiyun assert(pmux_drvgrp_isvalid(grp));
548*4882a593Smuzhiyun assert(pmux_slw_isvalid(slwr));
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun val = readl(reg);
551*4882a593Smuzhiyun val &= ~SLWR_MASK;
552*4882a593Smuzhiyun val |= (slwr << SLWR_SHIFT);
553*4882a593Smuzhiyun writel(val, reg);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
pinmux_set_drvup(enum pmux_drvgrp grp,int drvup)558*4882a593Smuzhiyun static void pinmux_set_drvup(enum pmux_drvgrp grp, int drvup)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun u32 *reg = DRV_REG(grp);
561*4882a593Smuzhiyun u32 val;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* NONE means unspecified/do not change/use POR value */
564*4882a593Smuzhiyun if (drvup == PMUX_DRVUP_NONE)
565*4882a593Smuzhiyun return;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /* Error check on pad and drvup */
568*4882a593Smuzhiyun assert(pmux_drvgrp_isvalid(grp));
569*4882a593Smuzhiyun assert(pmux_drv_isvalid(drvup));
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun val = readl(reg);
572*4882a593Smuzhiyun val &= ~DRVUP_MASK;
573*4882a593Smuzhiyun val |= (drvup << DRVUP_SHIFT);
574*4882a593Smuzhiyun writel(val, reg);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun return;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
pinmux_set_drvdn(enum pmux_drvgrp grp,int drvdn)579*4882a593Smuzhiyun static void pinmux_set_drvdn(enum pmux_drvgrp grp, int drvdn)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun u32 *reg = DRV_REG(grp);
582*4882a593Smuzhiyun u32 val;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* NONE means unspecified/do not change/use POR value */
585*4882a593Smuzhiyun if (drvdn == PMUX_DRVDN_NONE)
586*4882a593Smuzhiyun return;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /* Error check on pad and drvdn */
589*4882a593Smuzhiyun assert(pmux_drvgrp_isvalid(grp));
590*4882a593Smuzhiyun assert(pmux_drv_isvalid(drvdn));
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun val = readl(reg);
593*4882a593Smuzhiyun val &= ~DRVDN_MASK;
594*4882a593Smuzhiyun val |= (drvdn << DRVDN_SHIFT);
595*4882a593Smuzhiyun writel(val, reg);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun #ifdef TEGRA_PMX_GRPS_HAVE_LPMD
pinmux_set_lpmd(enum pmux_drvgrp grp,enum pmux_lpmd lpmd)601*4882a593Smuzhiyun static void pinmux_set_lpmd(enum pmux_drvgrp grp, enum pmux_lpmd lpmd)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun u32 *reg = DRV_REG(grp);
604*4882a593Smuzhiyun u32 val;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* NONE means unspecified/do not change/use POR value */
607*4882a593Smuzhiyun if (lpmd == PMUX_LPMD_NONE)
608*4882a593Smuzhiyun return;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* Error check pad and lpmd value */
611*4882a593Smuzhiyun assert(pmux_drvgrp_isvalid(grp));
612*4882a593Smuzhiyun assert(pmux_lpmd_isvalid(lpmd));
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun val = readl(reg);
615*4882a593Smuzhiyun val &= ~LPMD_MASK;
616*4882a593Smuzhiyun val |= (lpmd << LPMD_SHIFT);
617*4882a593Smuzhiyun writel(val, reg);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun return;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun #endif
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun #ifdef TEGRA_PMX_GRPS_HAVE_SCHMT
pinmux_set_schmt(enum pmux_drvgrp grp,enum pmux_schmt schmt)624*4882a593Smuzhiyun static void pinmux_set_schmt(enum pmux_drvgrp grp, enum pmux_schmt schmt)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun u32 *reg = DRV_REG(grp);
627*4882a593Smuzhiyun u32 val;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* NONE means unspecified/do not change/use POR value */
630*4882a593Smuzhiyun if (schmt == PMUX_SCHMT_NONE)
631*4882a593Smuzhiyun return;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /* Error check pad */
634*4882a593Smuzhiyun assert(pmux_drvgrp_isvalid(grp));
635*4882a593Smuzhiyun assert(pmux_schmt_isvalid(schmt));
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun val = readl(reg);
638*4882a593Smuzhiyun if (schmt == PMUX_SCHMT_ENABLE)
639*4882a593Smuzhiyun val |= (1 << SCHMT_SHIFT);
640*4882a593Smuzhiyun else
641*4882a593Smuzhiyun val &= ~(1 << SCHMT_SHIFT);
642*4882a593Smuzhiyun writel(val, reg);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun return;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun #endif
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun #ifdef TEGRA_PMX_GRPS_HAVE_HSM
pinmux_set_hsm(enum pmux_drvgrp grp,enum pmux_hsm hsm)649*4882a593Smuzhiyun static void pinmux_set_hsm(enum pmux_drvgrp grp, enum pmux_hsm hsm)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun u32 *reg = DRV_REG(grp);
652*4882a593Smuzhiyun u32 val;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* NONE means unspecified/do not change/use POR value */
655*4882a593Smuzhiyun if (hsm == PMUX_HSM_NONE)
656*4882a593Smuzhiyun return;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /* Error check pad */
659*4882a593Smuzhiyun assert(pmux_drvgrp_isvalid(grp));
660*4882a593Smuzhiyun assert(pmux_hsm_isvalid(hsm));
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun val = readl(reg);
663*4882a593Smuzhiyun if (hsm == PMUX_HSM_ENABLE)
664*4882a593Smuzhiyun val |= (1 << HSM_SHIFT);
665*4882a593Smuzhiyun else
666*4882a593Smuzhiyun val &= ~(1 << HSM_SHIFT);
667*4882a593Smuzhiyun writel(val, reg);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun return;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun #endif
672*4882a593Smuzhiyun
pinmux_config_drvgrp(const struct pmux_drvgrp_config * config)673*4882a593Smuzhiyun static void pinmux_config_drvgrp(const struct pmux_drvgrp_config *config)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun enum pmux_drvgrp grp = config->drvgrp;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun pinmux_set_drvup_slwf(grp, config->slwf);
678*4882a593Smuzhiyun pinmux_set_drvdn_slwr(grp, config->slwr);
679*4882a593Smuzhiyun pinmux_set_drvup(grp, config->drvup);
680*4882a593Smuzhiyun pinmux_set_drvdn(grp, config->drvdn);
681*4882a593Smuzhiyun #ifdef TEGRA_PMX_GRPS_HAVE_LPMD
682*4882a593Smuzhiyun pinmux_set_lpmd(grp, config->lpmd);
683*4882a593Smuzhiyun #endif
684*4882a593Smuzhiyun #ifdef TEGRA_PMX_GRPS_HAVE_SCHMT
685*4882a593Smuzhiyun pinmux_set_schmt(grp, config->schmt);
686*4882a593Smuzhiyun #endif
687*4882a593Smuzhiyun #ifdef TEGRA_PMX_GRPS_HAVE_HSM
688*4882a593Smuzhiyun pinmux_set_hsm(grp, config->hsm);
689*4882a593Smuzhiyun #endif
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
pinmux_config_drvgrp_table(const struct pmux_drvgrp_config * config,int len)692*4882a593Smuzhiyun void pinmux_config_drvgrp_table(const struct pmux_drvgrp_config *config,
693*4882a593Smuzhiyun int len)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun int i;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun for (i = 0; i < len; i++)
698*4882a593Smuzhiyun pinmux_config_drvgrp(&config[i]);
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun #endif /* TEGRA_PMX_SOC_HAS_DRVGRPS */
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun #ifdef TEGRA_PMX_SOC_HAS_MIPI_PAD_CTRL_GRPS
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun #define pmux_mipipadctrlgrp_isvalid(pd) (((pd) >= 0) && ((pd) < PMUX_MIPIPADCTRLGRP_COUNT))
705*4882a593Smuzhiyun
pinmux_mipipadctrl_set_func(enum pmux_mipipadctrlgrp grp,enum pmux_func func)706*4882a593Smuzhiyun static void pinmux_mipipadctrl_set_func(enum pmux_mipipadctrlgrp grp,
707*4882a593Smuzhiyun enum pmux_func func)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun u32 *reg = MIPIPADCTRL_REG(grp);
710*4882a593Smuzhiyun int i, mux = -1;
711*4882a593Smuzhiyun u32 val;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (func == PMUX_FUNC_DEFAULT)
714*4882a593Smuzhiyun return;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* Error check grp and func */
717*4882a593Smuzhiyun assert(pmux_mipipadctrlgrp_isvalid(grp));
718*4882a593Smuzhiyun assert(pmux_func_isvalid(func));
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (func >= PMUX_FUNC_RSVD1) {
721*4882a593Smuzhiyun mux = (func - PMUX_FUNC_RSVD1) & 1;
722*4882a593Smuzhiyun } else {
723*4882a593Smuzhiyun /* Search for the appropriate function */
724*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
725*4882a593Smuzhiyun if (tegra_soc_mipipadctrl_groups[grp].funcs[i]
726*4882a593Smuzhiyun == func) {
727*4882a593Smuzhiyun mux = i;
728*4882a593Smuzhiyun break;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun assert(mux != -1);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun val = readl(reg);
735*4882a593Smuzhiyun val &= ~(1 << 1);
736*4882a593Smuzhiyun val |= (mux << 1);
737*4882a593Smuzhiyun writel(val, reg);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
pinmux_config_mipipadctrlgrp(const struct pmux_mipipadctrlgrp_config * config)740*4882a593Smuzhiyun static void pinmux_config_mipipadctrlgrp(const struct pmux_mipipadctrlgrp_config *config)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun enum pmux_mipipadctrlgrp grp = config->grp;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun pinmux_mipipadctrl_set_func(grp, config->func);
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
pinmux_config_mipipadctrlgrp_table(const struct pmux_mipipadctrlgrp_config * config,int len)747*4882a593Smuzhiyun void pinmux_config_mipipadctrlgrp_table(
748*4882a593Smuzhiyun const struct pmux_mipipadctrlgrp_config *config, int len)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun int i;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun for (i = 0; i < len; i++)
753*4882a593Smuzhiyun pinmux_config_mipipadctrlgrp(&config[i]);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun #endif /* TEGRA_PMX_SOC_HAS_MIPI_PAD_CTRL_GRPS */
756