xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-sunxi/rsb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2014 Hans de Goede <hdegoede@redhat.com>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Based on allwinner u-boot sources rsb code which is:
5*4882a593Smuzhiyun  * (C) Copyright 2007-2013
6*4882a593Smuzhiyun  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7*4882a593Smuzhiyun  * lixiang <lixiang@allwinnertech.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <errno.h>
14*4882a593Smuzhiyun #include <asm/arch/cpu.h>
15*4882a593Smuzhiyun #include <asm/arch/gpio.h>
16*4882a593Smuzhiyun #include <asm/arch/prcm.h>
17*4882a593Smuzhiyun #include <asm/arch/rsb.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun static int rsb_set_device_mode(void);
20*4882a593Smuzhiyun 
rsb_cfg_io(void)21*4882a593Smuzhiyun static void rsb_cfg_io(void)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN8I
24*4882a593Smuzhiyun 	sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_GPL_R_RSB);
25*4882a593Smuzhiyun 	sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_GPL_R_RSB);
26*4882a593Smuzhiyun 	sunxi_gpio_set_pull(SUNXI_GPL(0), 1);
27*4882a593Smuzhiyun 	sunxi_gpio_set_pull(SUNXI_GPL(1), 1);
28*4882a593Smuzhiyun 	sunxi_gpio_set_drv(SUNXI_GPL(0), 2);
29*4882a593Smuzhiyun 	sunxi_gpio_set_drv(SUNXI_GPL(1), 2);
30*4882a593Smuzhiyun #elif defined CONFIG_MACH_SUN9I
31*4882a593Smuzhiyun 	sunxi_gpio_set_cfgpin(SUNXI_GPN(0), SUN9I_GPN_R_RSB);
32*4882a593Smuzhiyun 	sunxi_gpio_set_cfgpin(SUNXI_GPN(1), SUN9I_GPN_R_RSB);
33*4882a593Smuzhiyun 	sunxi_gpio_set_pull(SUNXI_GPN(0), 1);
34*4882a593Smuzhiyun 	sunxi_gpio_set_pull(SUNXI_GPN(1), 1);
35*4882a593Smuzhiyun 	sunxi_gpio_set_drv(SUNXI_GPN(0), 2);
36*4882a593Smuzhiyun 	sunxi_gpio_set_drv(SUNXI_GPN(1), 2);
37*4882a593Smuzhiyun #else
38*4882a593Smuzhiyun #error unsupported MACH_SUNXI
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
rsb_set_clk(void)42*4882a593Smuzhiyun static void rsb_set_clk(void)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	struct sunxi_rsb_reg * const rsb =
45*4882a593Smuzhiyun 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
46*4882a593Smuzhiyun 	u32 div = 0;
47*4882a593Smuzhiyun 	u32 cd_odly = 0;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	/* Source is Hosc24M, set RSB clk to 3Mhz */
50*4882a593Smuzhiyun 	div = 24000000 / 3000000 / 2 - 1;
51*4882a593Smuzhiyun 	cd_odly = div >> 1;
52*4882a593Smuzhiyun 	if (!cd_odly)
53*4882a593Smuzhiyun 		cd_odly = 1;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	writel((cd_odly << 8) | div, &rsb->ccr);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
rsb_init(void)58*4882a593Smuzhiyun int rsb_init(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct sunxi_rsb_reg * const rsb =
61*4882a593Smuzhiyun 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	/* Enable RSB and PIO clk, and de-assert their resets */
64*4882a593Smuzhiyun 	prcm_apb0_enable(PRCM_APB0_GATE_PIO | PRCM_APB0_GATE_RSB);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	/* Setup external pins */
67*4882a593Smuzhiyun 	rsb_cfg_io();
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	writel(RSB_CTRL_SOFT_RST, &rsb->ctrl);
70*4882a593Smuzhiyun 	rsb_set_clk();
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	return rsb_set_device_mode();
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
rsb_await_trans(void)75*4882a593Smuzhiyun static int rsb_await_trans(void)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct sunxi_rsb_reg * const rsb =
78*4882a593Smuzhiyun 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
79*4882a593Smuzhiyun 	unsigned long tmo = timer_get_us() + 1000000;
80*4882a593Smuzhiyun 	u32 stat;
81*4882a593Smuzhiyun 	int ret;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	while (1) {
84*4882a593Smuzhiyun 		stat = readl(&rsb->stat);
85*4882a593Smuzhiyun 		if (stat & RSB_STAT_LBSY_INT) {
86*4882a593Smuzhiyun 			ret = -EBUSY;
87*4882a593Smuzhiyun 			break;
88*4882a593Smuzhiyun 		}
89*4882a593Smuzhiyun 		if (stat & RSB_STAT_TERR_INT) {
90*4882a593Smuzhiyun 			ret = -EIO;
91*4882a593Smuzhiyun 			break;
92*4882a593Smuzhiyun 		}
93*4882a593Smuzhiyun 		if (stat & RSB_STAT_TOVER_INT) {
94*4882a593Smuzhiyun 			ret = 0;
95*4882a593Smuzhiyun 			break;
96*4882a593Smuzhiyun 		}
97*4882a593Smuzhiyun 		if (timer_get_us() > tmo) {
98*4882a593Smuzhiyun 			ret = -ETIME;
99*4882a593Smuzhiyun 			break;
100*4882a593Smuzhiyun 		}
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun 	writel(stat, &rsb->stat); /* Clear status bits */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return ret;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
rsb_set_device_mode(void)107*4882a593Smuzhiyun static int rsb_set_device_mode(void)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	struct sunxi_rsb_reg * const rsb =
110*4882a593Smuzhiyun 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
111*4882a593Smuzhiyun 	unsigned long tmo = timer_get_us() + 1000000;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	writel(RSB_DMCR_DEVICE_MODE_START | RSB_DMCR_DEVICE_MODE_DATA,
114*4882a593Smuzhiyun 	       &rsb->dmcr);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	while (readl(&rsb->dmcr) & RSB_DMCR_DEVICE_MODE_START) {
117*4882a593Smuzhiyun 		if (timer_get_us() > tmo)
118*4882a593Smuzhiyun 			return -ETIME;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return rsb_await_trans();
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
rsb_do_trans(void)124*4882a593Smuzhiyun static int rsb_do_trans(void)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct sunxi_rsb_reg * const rsb =
127*4882a593Smuzhiyun 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	setbits_le32(&rsb->ctrl, RSB_CTRL_START_TRANS);
130*4882a593Smuzhiyun 	return rsb_await_trans();
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
rsb_set_device_address(u16 device_addr,u16 runtime_addr)133*4882a593Smuzhiyun int rsb_set_device_address(u16 device_addr, u16 runtime_addr)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct sunxi_rsb_reg * const rsb =
136*4882a593Smuzhiyun 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	writel(RSB_DEVADDR_RUNTIME_ADDR(runtime_addr) |
139*4882a593Smuzhiyun 	       RSB_DEVADDR_DEVICE_ADDR(device_addr), &rsb->devaddr);
140*4882a593Smuzhiyun 	writel(RSB_CMD_SET_RTSADDR, &rsb->cmd);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	return rsb_do_trans();
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
rsb_write(const u16 runtime_device_addr,const u8 reg_addr,u8 data)145*4882a593Smuzhiyun int rsb_write(const u16 runtime_device_addr, const u8 reg_addr, u8 data)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	struct sunxi_rsb_reg * const rsb =
148*4882a593Smuzhiyun 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	writel(RSB_DEVADDR_RUNTIME_ADDR(runtime_device_addr), &rsb->devaddr);
151*4882a593Smuzhiyun 	writel(reg_addr, &rsb->addr);
152*4882a593Smuzhiyun 	writel(data, &rsb->data);
153*4882a593Smuzhiyun 	writel(RSB_CMD_BYTE_WRITE, &rsb->cmd);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	return rsb_do_trans();
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
rsb_read(const u16 runtime_device_addr,const u8 reg_addr,u8 * data)158*4882a593Smuzhiyun int rsb_read(const u16 runtime_device_addr, const u8 reg_addr, u8 *data)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	struct sunxi_rsb_reg * const rsb =
161*4882a593Smuzhiyun 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
162*4882a593Smuzhiyun 	int ret;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	writel(RSB_DEVADDR_RUNTIME_ADDR(runtime_device_addr), &rsb->devaddr);
165*4882a593Smuzhiyun 	writel(reg_addr, &rsb->addr);
166*4882a593Smuzhiyun 	writel(RSB_CMD_BYTE_READ, &rsb->cmd);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	ret = rsb_do_trans();
169*4882a593Smuzhiyun 	if (ret)
170*4882a593Smuzhiyun 		return ret;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	*data = readl(&rsb->data) & 0xff;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	return 0;
175*4882a593Smuzhiyun }
176