xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-sunxi/dram_sun8i_a83t.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Sun8i a33 platform dram controller init.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2007-2015 Allwinner Technology Co.
5*4882a593Smuzhiyun  *                         Jerry Wang <wangflord@allwinnertech.com>
6*4882a593Smuzhiyun  * (C) Copyright 2015      Vishnu Patekar <vishnupatekar0510@gmail.com>
7*4882a593Smuzhiyun  * (C) Copyright 2015      Hans de Goede <hdegoede@redhat.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/arch/clock.h>
15*4882a593Smuzhiyun #include <asm/arch/dram.h>
16*4882a593Smuzhiyun #include <asm/arch/prcm.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define DRAM_CLK_MUL 2
19*4882a593Smuzhiyun #define DRAM_CLK_DIV 1
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun struct dram_para {
22*4882a593Smuzhiyun 	u8 cs1;
23*4882a593Smuzhiyun 	u8 seq;
24*4882a593Smuzhiyun 	u8 bank;
25*4882a593Smuzhiyun 	u8 rank;
26*4882a593Smuzhiyun 	u8 rows;
27*4882a593Smuzhiyun 	u8 bus_width;
28*4882a593Smuzhiyun 	u8 dram_type;
29*4882a593Smuzhiyun 	u16 page_size;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
mctl_set_cr(struct dram_para * para)32*4882a593Smuzhiyun static void mctl_set_cr(struct dram_para *para)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	struct sunxi_mctl_com_reg * const mctl_com =
35*4882a593Smuzhiyun 			(struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	writel(MCTL_CR_CS1_CONTROL(para->cs1) | MCTL_CR_UNKNOWN |
38*4882a593Smuzhiyun 		MCTL_CR_CHANNEL(1) | MCTL_CR_DRAM_TYPE(para->dram_type) |
39*4882a593Smuzhiyun 		(para->seq ? MCTL_CR_SEQUENCE : 0) |
40*4882a593Smuzhiyun 		((para->bus_width == 16) ? MCTL_CR_BUSW16 : MCTL_CR_BUSW8) |
41*4882a593Smuzhiyun 		MCTL_CR_PAGE_SIZE(para->page_size) | MCTL_CR_ROW(para->rows) |
42*4882a593Smuzhiyun 		MCTL_CR_BANK(para->bank) | MCTL_CR_RANK(para->rank),
43*4882a593Smuzhiyun 		&mctl_com->cr);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
auto_detect_dram_size(struct dram_para * para)46*4882a593Smuzhiyun static void auto_detect_dram_size(struct dram_para *para)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	u8 orig_rank = para->rank;
49*4882a593Smuzhiyun 	int rows, columns;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/* Row detect */
52*4882a593Smuzhiyun 	para->page_size = 512;
53*4882a593Smuzhiyun 	para->seq = 1;
54*4882a593Smuzhiyun 	para->rows = 16;
55*4882a593Smuzhiyun 	para->rank = 1;
56*4882a593Smuzhiyun 	mctl_set_cr(para);
57*4882a593Smuzhiyun 	for (rows = 11 ; rows < 16 ; rows++) {
58*4882a593Smuzhiyun 		if (mctl_mem_matches(1 << (rows + 9))) /* row-column */
59*4882a593Smuzhiyun 			break;
60*4882a593Smuzhiyun 	}
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	/* Column (page size) detect */
63*4882a593Smuzhiyun 	para->rows = 11;
64*4882a593Smuzhiyun 	para->page_size = 8192;
65*4882a593Smuzhiyun 	mctl_set_cr(para);
66*4882a593Smuzhiyun 	for (columns = 9 ; columns < 13 ; columns++) {
67*4882a593Smuzhiyun 		if (mctl_mem_matches(1 << columns))
68*4882a593Smuzhiyun 			break;
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	para->seq = 0;
72*4882a593Smuzhiyun 	para->rank = orig_rank;
73*4882a593Smuzhiyun 	para->rows = rows;
74*4882a593Smuzhiyun 	para->page_size = 1 << columns;
75*4882a593Smuzhiyun 	mctl_set_cr(para);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
ns_to_t(int nanoseconds)78*4882a593Smuzhiyun static inline int ns_to_t(int nanoseconds)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	const unsigned int ctrl_freq =
81*4882a593Smuzhiyun 		CONFIG_DRAM_CLK * DRAM_CLK_MUL / DRAM_CLK_DIV;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	return (ctrl_freq * nanoseconds + 999) / 1000;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
auto_set_timing_para(struct dram_para * para)86*4882a593Smuzhiyun static void auto_set_timing_para(struct dram_para *para)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct sunxi_mctl_ctl_reg * const mctl_ctl =
89*4882a593Smuzhiyun 		(struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	u32 reg_val;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	u8 tccd		= 2;
94*4882a593Smuzhiyun 	u8 tfaw		= ns_to_t(50);
95*4882a593Smuzhiyun 	u8 trrd		= max(ns_to_t(10), 4);
96*4882a593Smuzhiyun 	u8 trcd		= ns_to_t(15);
97*4882a593Smuzhiyun 	u8 trc		= ns_to_t(53);
98*4882a593Smuzhiyun 	u8 txp		= max(ns_to_t(8), 3);
99*4882a593Smuzhiyun 	u8 twtr		= max(ns_to_t(8), 4);
100*4882a593Smuzhiyun 	u8 trtp		= max(ns_to_t(8), 4);
101*4882a593Smuzhiyun 	u8 twr		= max(ns_to_t(15), 3);
102*4882a593Smuzhiyun 	u8 trp		= ns_to_t(15);
103*4882a593Smuzhiyun 	u8 tras		= ns_to_t(38);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	u16 trefi	= ns_to_t(7800) / 32;
106*4882a593Smuzhiyun 	u16 trfc	= ns_to_t(350);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* Fixed timing parameters */
109*4882a593Smuzhiyun 	u8 tmrw		= 0;
110*4882a593Smuzhiyun 	u8 tmrd		= 4;
111*4882a593Smuzhiyun 	u8 tmod		= 12;
112*4882a593Smuzhiyun 	u8 tcke		= 3;
113*4882a593Smuzhiyun 	u8 tcksrx	= 5;
114*4882a593Smuzhiyun 	u8 tcksre	= 5;
115*4882a593Smuzhiyun 	u8 tckesr	= 4;
116*4882a593Smuzhiyun 	u8 trasmax	= 24;
117*4882a593Smuzhiyun 	u8 tcl		= 6; /* CL 12 */
118*4882a593Smuzhiyun 	u8 tcwl		= 4; /* CWL 8 */
119*4882a593Smuzhiyun 	u8 t_rdata_en	= 4;
120*4882a593Smuzhiyun 	u8 wr_latency	= 2;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	u32 tdinit0	= (500 * CONFIG_DRAM_CLK) + 1;		/* 500us */
123*4882a593Smuzhiyun 	u32 tdinit1	= (360 * CONFIG_DRAM_CLK) / 1000 + 1;	/* 360ns */
124*4882a593Smuzhiyun 	u32 tdinit2	= (200 * CONFIG_DRAM_CLK) + 1;		/* 200us */
125*4882a593Smuzhiyun 	u32 tdinit3	= (1 * CONFIG_DRAM_CLK) + 1;		/* 1us */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	u8 twtp		= tcwl + 2 + twr;	/* WL + BL / 2 + tWR */
128*4882a593Smuzhiyun 	u8 twr2rd	= tcwl + 2 + twtr;	/* WL + BL / 2 + tWTR */
129*4882a593Smuzhiyun 	u8 trd2wr	= tcl + 2 + 1 - tcwl;	/* RL + BL / 2 + 2 - WL */
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* Set work mode register */
132*4882a593Smuzhiyun 	mctl_set_cr(para);
133*4882a593Smuzhiyun 	/* Set mode register */
134*4882a593Smuzhiyun 	if (para->dram_type == DRAM_TYPE_DDR3) {
135*4882a593Smuzhiyun 		writel(MCTL_MR0, &mctl_ctl->mr0);
136*4882a593Smuzhiyun 		writel(MCTL_MR1, &mctl_ctl->mr1);
137*4882a593Smuzhiyun 		writel(MCTL_MR2, &mctl_ctl->mr2);
138*4882a593Smuzhiyun 		writel(MCTL_MR3, &mctl_ctl->mr3);
139*4882a593Smuzhiyun 	} else if (para->dram_type == DRAM_TYPE_LPDDR3) {
140*4882a593Smuzhiyun 		writel(MCTL_LPDDR3_MR0, &mctl_ctl->mr0);
141*4882a593Smuzhiyun 		writel(MCTL_LPDDR3_MR1, &mctl_ctl->mr1);
142*4882a593Smuzhiyun 		writel(MCTL_LPDDR3_MR2, &mctl_ctl->mr2);
143*4882a593Smuzhiyun 		writel(MCTL_LPDDR3_MR3, &mctl_ctl->mr3);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		/* timing parameters for LPDDR3 */
146*4882a593Smuzhiyun 		tfaw = max(ns_to_t(50), 4);
147*4882a593Smuzhiyun 		trrd = max(ns_to_t(10), 2);
148*4882a593Smuzhiyun 		trcd = max(ns_to_t(24), 2);
149*4882a593Smuzhiyun 		trc = ns_to_t(70);
150*4882a593Smuzhiyun 		txp = max(ns_to_t(8), 2);
151*4882a593Smuzhiyun 		twtr = max(ns_to_t(8), 2);
152*4882a593Smuzhiyun 		trtp = max(ns_to_t(8), 2);
153*4882a593Smuzhiyun 		trp = max(ns_to_t(27), 2);
154*4882a593Smuzhiyun 		tras = ns_to_t(42);
155*4882a593Smuzhiyun 		trefi = ns_to_t(3900) / 32;
156*4882a593Smuzhiyun 		trfc = ns_to_t(210);
157*4882a593Smuzhiyun 		tmrw		= 5;
158*4882a593Smuzhiyun 		tmrd		= 5;
159*4882a593Smuzhiyun 		tckesr		= 5;
160*4882a593Smuzhiyun 		tcwl		= 3;	/* CWL 8 */
161*4882a593Smuzhiyun 		t_rdata_en	= 5;
162*4882a593Smuzhiyun 		tdinit0	= (200 * CONFIG_DRAM_CLK) + 1;		/* 200us */
163*4882a593Smuzhiyun 		tdinit1	= (100 * CONFIG_DRAM_CLK) / 1000 + 1;	/* 100ns */
164*4882a593Smuzhiyun 		tdinit2	= (11 * CONFIG_DRAM_CLK) + 1;	/* 200us */
165*4882a593Smuzhiyun 		tdinit3	= (1 * CONFIG_DRAM_CLK) + 1;	/* 1us */
166*4882a593Smuzhiyun 		twtp	= tcwl + 4 + twr + 1;	/* CWL + BL/2 + tWR */
167*4882a593Smuzhiyun 		twr2rd	= tcwl + 4 + 1 + twtr;	/* WL + BL / 2 + tWTR */
168*4882a593Smuzhiyun 		trd2wr	= tcl + 4 + 5 - tcwl + 1; /* RL + BL / 2 + 2 - WL */
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 	/* Set dram timing */
171*4882a593Smuzhiyun 	reg_val = (twtp << 24) | (tfaw << 16) | (trasmax << 8) | (tras << 0);
172*4882a593Smuzhiyun 	writel(reg_val, &mctl_ctl->dramtmg0);
173*4882a593Smuzhiyun 	reg_val = (txp << 16) | (trtp << 8) | (trc << 0);
174*4882a593Smuzhiyun 	writel(reg_val, &mctl_ctl->dramtmg1);
175*4882a593Smuzhiyun 	reg_val = (tcwl << 24) | (tcl << 16) | (trd2wr << 8) | (twr2rd << 0);
176*4882a593Smuzhiyun 	writel(reg_val, &mctl_ctl->dramtmg2);
177*4882a593Smuzhiyun 	reg_val = (tmrw << 16) | (tmrd << 12) | (tmod << 0);
178*4882a593Smuzhiyun 	writel(reg_val, &mctl_ctl->dramtmg3);
179*4882a593Smuzhiyun 	reg_val = (trcd << 24) | (tccd << 16) | (trrd << 8) | (trp << 0);
180*4882a593Smuzhiyun 	writel(reg_val, &mctl_ctl->dramtmg4);
181*4882a593Smuzhiyun 	reg_val = (tcksrx << 24) | (tcksre << 16) | (tckesr << 8) | (tcke << 0);
182*4882a593Smuzhiyun 	writel(reg_val, &mctl_ctl->dramtmg5);
183*4882a593Smuzhiyun 	/* Set two rank timing and exit self-refresh timing */
184*4882a593Smuzhiyun 	reg_val = readl(&mctl_ctl->dramtmg8);
185*4882a593Smuzhiyun 	reg_val &= ~(0xff << 8);
186*4882a593Smuzhiyun 	reg_val &= ~(0xff << 0);
187*4882a593Smuzhiyun 	reg_val |= (0x33 << 8);
188*4882a593Smuzhiyun 	reg_val |= (0x8 << 0);
189*4882a593Smuzhiyun 	writel(reg_val, &mctl_ctl->dramtmg8);
190*4882a593Smuzhiyun 	/* Set phy interface time */
191*4882a593Smuzhiyun 	reg_val = (0x2 << 24) | (t_rdata_en << 16) | (0x1 << 8)
192*4882a593Smuzhiyun 			| (wr_latency << 0);
193*4882a593Smuzhiyun 	/* PHY interface write latency and read latency configure */
194*4882a593Smuzhiyun 	writel(reg_val, &mctl_ctl->pitmg0);
195*4882a593Smuzhiyun 	/* Set phy time  PTR0-2 use default */
196*4882a593Smuzhiyun 	writel(((tdinit0 << 0) | (tdinit1 << 20)), &mctl_ctl->ptr3);
197*4882a593Smuzhiyun 	writel(((tdinit2 << 0) | (tdinit3 << 20)), &mctl_ctl->ptr4);
198*4882a593Smuzhiyun 	/* Set refresh timing */
199*4882a593Smuzhiyun 	reg_val = (trefi << 16) | (trfc << 0);
200*4882a593Smuzhiyun 	writel(reg_val, &mctl_ctl->rfshtmg);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
mctl_set_pir(u32 val)203*4882a593Smuzhiyun static void mctl_set_pir(u32 val)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	struct sunxi_mctl_ctl_reg * const mctl_ctl =
206*4882a593Smuzhiyun 		(struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	writel(val, &mctl_ctl->pir);
209*4882a593Smuzhiyun 	mctl_await_completion(&mctl_ctl->pgsr0, 0x1, 0x1);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
mctl_data_train_cfg(struct dram_para * para)212*4882a593Smuzhiyun static void mctl_data_train_cfg(struct dram_para *para)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct sunxi_mctl_ctl_reg * const mctl_ctl =
215*4882a593Smuzhiyun 		(struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if (para->rank == 2)
218*4882a593Smuzhiyun 		clrsetbits_le32(&mctl_ctl->dtcr, 0x3 << 24, 0x3 << 24);
219*4882a593Smuzhiyun 	else
220*4882a593Smuzhiyun 		clrsetbits_le32(&mctl_ctl->dtcr, 0x3 << 24, 0x1 << 24);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
mctl_train_dram(struct dram_para * para)223*4882a593Smuzhiyun static int mctl_train_dram(struct dram_para *para)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct sunxi_mctl_ctl_reg * const mctl_ctl =
226*4882a593Smuzhiyun 		(struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	mctl_data_train_cfg(para);
229*4882a593Smuzhiyun 	mctl_set_pir(0x5f3);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return ((readl(&mctl_ctl->pgsr0) >> 20) & 0xff) ? -EIO : 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
set_master_priority(void)234*4882a593Smuzhiyun static void set_master_priority(void)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	writel(0x00a0000d, MCTL_MASTER_CFG0(0));
237*4882a593Smuzhiyun 	writel(0x00500064, MCTL_MASTER_CFG1(0));
238*4882a593Smuzhiyun 	writel(0x07000009, MCTL_MASTER_CFG0(1));
239*4882a593Smuzhiyun 	writel(0x00000600, MCTL_MASTER_CFG1(1));
240*4882a593Smuzhiyun 	writel(0x01000009, MCTL_MASTER_CFG0(3));
241*4882a593Smuzhiyun 	writel(0x00000064, MCTL_MASTER_CFG1(3));
242*4882a593Smuzhiyun 	writel(0x08000009, MCTL_MASTER_CFG0(4));
243*4882a593Smuzhiyun 	writel(0x00000640, MCTL_MASTER_CFG1(4));
244*4882a593Smuzhiyun 	writel(0x20000308, MCTL_MASTER_CFG0(8));
245*4882a593Smuzhiyun 	writel(0x00001000, MCTL_MASTER_CFG1(8));
246*4882a593Smuzhiyun 	writel(0x02800009, MCTL_MASTER_CFG0(9));
247*4882a593Smuzhiyun 	writel(0x00000100, MCTL_MASTER_CFG1(9));
248*4882a593Smuzhiyun 	writel(0x01800009, MCTL_MASTER_CFG0(5));
249*4882a593Smuzhiyun 	writel(0x00000100, MCTL_MASTER_CFG1(5));
250*4882a593Smuzhiyun 	writel(0x01800009, MCTL_MASTER_CFG0(7));
251*4882a593Smuzhiyun 	writel(0x00000100, MCTL_MASTER_CFG1(7));
252*4882a593Smuzhiyun 	writel(0x00640009, MCTL_MASTER_CFG0(6));
253*4882a593Smuzhiyun 	writel(0x00000032, MCTL_MASTER_CFG1(6));
254*4882a593Smuzhiyun 	writel(0x0100000d, MCTL_MASTER_CFG0(2));
255*4882a593Smuzhiyun 	writel(0x00500080, MCTL_MASTER_CFG1(2));
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
mctl_channel_init(struct dram_para * para)258*4882a593Smuzhiyun static int mctl_channel_init(struct dram_para *para)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct sunxi_mctl_ctl_reg * const mctl_ctl =
261*4882a593Smuzhiyun 		(struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
262*4882a593Smuzhiyun 	struct sunxi_mctl_com_reg * const mctl_com =
263*4882a593Smuzhiyun 		(struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
264*4882a593Smuzhiyun 	u32 low_data_lines_status;  /* Training status of datalines 0 - 7 */
265*4882a593Smuzhiyun 	u32 high_data_lines_status; /* Training status of datalines 8 - 15 */
266*4882a593Smuzhiyun 	u32 i, rval;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	auto_set_timing_para(para);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/* Set dram master access priority */
271*4882a593Smuzhiyun 	writel(0x000101a0, &mctl_com->bwcr);
272*4882a593Smuzhiyun 	/* set cpu high priority */
273*4882a593Smuzhiyun 	writel(0x1, &mctl_com->mapr);
274*4882a593Smuzhiyun 	set_master_priority();
275*4882a593Smuzhiyun 	udelay(250);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* Disable dram VTC */
278*4882a593Smuzhiyun 	clrbits_le32(&mctl_ctl->pgcr0, 0x3f << 0 | 0x1 << 30);
279*4882a593Smuzhiyun 	clrsetbits_le32(&mctl_ctl->pgcr1, 0x1 << 24, 0x1 << 26);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	writel(0x94be6fa3, MCTL_PROTECT);
282*4882a593Smuzhiyun 	udelay(100);
283*4882a593Smuzhiyun 	clrsetbits_le32(MX_UPD2, 0xfff << 16, 0x50 << 16);
284*4882a593Smuzhiyun 	writel(0x0, MCTL_PROTECT);
285*4882a593Smuzhiyun 	udelay(100);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	/* Set ODT */
289*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_DRAM_ODT_EN))
290*4882a593Smuzhiyun 		rval = 0x0;
291*4882a593Smuzhiyun 	else
292*4882a593Smuzhiyun 		rval = 0x2;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	for (i = 0 ; i < 11 ; i++) {
295*4882a593Smuzhiyun 		clrsetbits_le32(DATX0IOCR(i), (0x3 << 24) | (0x3 << 16),
296*4882a593Smuzhiyun 				rval << 24);
297*4882a593Smuzhiyun 		clrsetbits_le32(DATX1IOCR(i), (0x3 << 24) | (0x3 << 16),
298*4882a593Smuzhiyun 				rval << 24);
299*4882a593Smuzhiyun 		clrsetbits_le32(DATX2IOCR(i), (0x3 << 24) | (0x3 << 16),
300*4882a593Smuzhiyun 				rval << 24);
301*4882a593Smuzhiyun 		clrsetbits_le32(DATX3IOCR(i), (0x3 << 24) | (0x3 << 16),
302*4882a593Smuzhiyun 				rval << 24);
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	for (i = 0; i < 31; i++)
306*4882a593Smuzhiyun 		clrsetbits_le32(CAIOCR(i), 0x3 << 26 | 0x3 << 16, 0x2 << 26);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* set PLL configuration */
309*4882a593Smuzhiyun 	if (CONFIG_DRAM_CLK >= 480)
310*4882a593Smuzhiyun 		setbits_le32(&mctl_ctl->pllgcr, 0x1 << 19);
311*4882a593Smuzhiyun 	else
312*4882a593Smuzhiyun 		setbits_le32(&mctl_ctl->pllgcr, 0x3 << 19);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* Auto detect dram config, set 2 rank and 16bit bus-width */
315*4882a593Smuzhiyun 	para->cs1 = 0;
316*4882a593Smuzhiyun 	para->rank = 2;
317*4882a593Smuzhiyun 	para->bus_width = 16;
318*4882a593Smuzhiyun 	mctl_set_cr(para);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/* Open DQS gating */
321*4882a593Smuzhiyun 	clrbits_le32(&mctl_ctl->pgcr2, (0x3 << 6));
322*4882a593Smuzhiyun 	clrbits_le32(&mctl_ctl->dqsgmr, (0x1 << 8) | (0x7));
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (para->dram_type == DRAM_TYPE_LPDDR3)
325*4882a593Smuzhiyun 		clrsetbits_le32(&mctl_ctl->dxccr, (0x1 << 27) | (0x3<<6) ,
326*4882a593Smuzhiyun 				0x1 << 31);
327*4882a593Smuzhiyun 	if (readl(&mctl_com->cr) & 0x1)
328*4882a593Smuzhiyun 		writel(0x00000303, &mctl_ctl->odtmap);
329*4882a593Smuzhiyun 	else
330*4882a593Smuzhiyun 		writel(0x00000201, &mctl_ctl->odtmap);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	mctl_data_train_cfg(para);
333*4882a593Smuzhiyun 	/* ZQ calibration */
334*4882a593Smuzhiyun 	clrsetbits_le32(ZQnPR(0), 0x000000ff, CONFIG_DRAM_ZQ & 0xff);
335*4882a593Smuzhiyun 	clrsetbits_le32(ZQnPR(1), 0x000000ff, (CONFIG_DRAM_ZQ >> 8) & 0xff);
336*4882a593Smuzhiyun 	/* CA calibration */
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (para->dram_type == DRAM_TYPE_DDR3)
339*4882a593Smuzhiyun 		mctl_set_pir(0x0201f3 | 0x1<<10);
340*4882a593Smuzhiyun 	else
341*4882a593Smuzhiyun 		mctl_set_pir(0x020173 | 0x1<<10);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/* DQS gate training */
344*4882a593Smuzhiyun 	if (mctl_train_dram(para) != 0) {
345*4882a593Smuzhiyun 		low_data_lines_status  = (readl(DXnGSR0(0)) >> 24) & 0x03;
346*4882a593Smuzhiyun 		high_data_lines_status = (readl(DXnGSR0(1)) >> 24) & 0x03;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 		if (low_data_lines_status == 0x3)
349*4882a593Smuzhiyun 			return -EIO;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		/* DRAM has only one rank */
352*4882a593Smuzhiyun 		para->rank = 1;
353*4882a593Smuzhiyun 		mctl_set_cr(para);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 		if (low_data_lines_status == high_data_lines_status)
356*4882a593Smuzhiyun 			goto done; /* 16 bit bus, 1 rank */
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		if (!(low_data_lines_status & high_data_lines_status)) {
359*4882a593Smuzhiyun 			/* Retry 16 bit bus-width with CS1 set */
360*4882a593Smuzhiyun 			para->cs1 = 1;
361*4882a593Smuzhiyun 			mctl_set_cr(para);
362*4882a593Smuzhiyun 			if (mctl_train_dram(para) == 0)
363*4882a593Smuzhiyun 				goto done;
364*4882a593Smuzhiyun 		}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 		/* Try 8 bit bus-width */
367*4882a593Smuzhiyun 		writel(0x0, DXnGCR0(1)); /* Disable high DQ */
368*4882a593Smuzhiyun 		para->cs1 = 0;
369*4882a593Smuzhiyun 		para->bus_width = 8;
370*4882a593Smuzhiyun 		mctl_set_cr(para);
371*4882a593Smuzhiyun 		if (mctl_train_dram(para) != 0)
372*4882a593Smuzhiyun 			return -EIO;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun done:
375*4882a593Smuzhiyun 	/* Check the dramc status */
376*4882a593Smuzhiyun 	mctl_await_completion(&mctl_ctl->statr, 0x1, 0x1);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* Close DQS gating */
379*4882a593Smuzhiyun 	setbits_le32(&mctl_ctl->pgcr2, 0x3 << 6);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* set PGCR3,CKE polarity */
382*4882a593Smuzhiyun 	writel(0x00aa0060, &mctl_ctl->pgcr3);
383*4882a593Smuzhiyun 	/* Enable master access */
384*4882a593Smuzhiyun 	writel(0xffffffff, &mctl_com->maer);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	return 0;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
mctl_sys_init(struct dram_para * para)389*4882a593Smuzhiyun static void mctl_sys_init(struct dram_para *para)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	struct sunxi_ccm_reg * const ccm =
392*4882a593Smuzhiyun 			(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
393*4882a593Smuzhiyun 	struct sunxi_mctl_ctl_reg * const mctl_ctl =
394*4882a593Smuzhiyun 			(struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	clrbits_le32(&ccm->mbus_clk_cfg, MBUS_CLK_GATE);
397*4882a593Smuzhiyun 	clrbits_le32(&ccm->mbus_reset, CCM_MBUS_RESET_RESET);
398*4882a593Smuzhiyun 	clrbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MCTL);
399*4882a593Smuzhiyun 	clrbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MCTL);
400*4882a593Smuzhiyun 	clrbits_le32(&ccm->pll5_cfg, CCM_PLL5_CTRL_EN);
401*4882a593Smuzhiyun 	udelay(1000);
402*4882a593Smuzhiyun 	clrbits_le32(&ccm->dram_clk_cfg, 0x01<<31);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	clock_set_pll5(CONFIG_DRAM_CLK * 1000000 * DRAM_CLK_MUL);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_DIV_MASK,
407*4882a593Smuzhiyun 			CCM_DRAMCLK_CFG_DIV(DRAM_CLK_DIV) |
408*4882a593Smuzhiyun 			CCM_DRAMCLK_CFG_RST | CCM_DRAMCLK_CFG_UPD);
409*4882a593Smuzhiyun 	mctl_await_completion(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_UPD, 0);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MCTL);
412*4882a593Smuzhiyun 	setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MCTL);
413*4882a593Smuzhiyun 	setbits_le32(&ccm->mbus_reset, CCM_MBUS_RESET_RESET);
414*4882a593Smuzhiyun 	setbits_le32(&ccm->mbus_clk_cfg, MBUS_CLK_GATE);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	para->rank = 2;
417*4882a593Smuzhiyun 	para->bus_width = 16;
418*4882a593Smuzhiyun 	mctl_set_cr(para);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	/* Set dram master access priority */
421*4882a593Smuzhiyun 	writel(0x0000e00f, &mctl_ctl->clken);	/* normal */
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	udelay(250);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
sunxi_dram_init(void)426*4882a593Smuzhiyun unsigned long sunxi_dram_init(void)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct sunxi_mctl_com_reg * const mctl_com =
429*4882a593Smuzhiyun 			(struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
430*4882a593Smuzhiyun 	struct sunxi_mctl_ctl_reg * const mctl_ctl =
431*4882a593Smuzhiyun 			(struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	struct dram_para para = {
434*4882a593Smuzhiyun 		.cs1 = 0,
435*4882a593Smuzhiyun 		.bank = 1,
436*4882a593Smuzhiyun 		.rank = 1,
437*4882a593Smuzhiyun 		.rows = 15,
438*4882a593Smuzhiyun 		.bus_width = 16,
439*4882a593Smuzhiyun 		.page_size = 2048,
440*4882a593Smuzhiyun 	};
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN8I_A83T)
443*4882a593Smuzhiyun #if (CONFIG_DRAM_TYPE == 3) || (CONFIG_DRAM_TYPE == 7)
444*4882a593Smuzhiyun 	para.dram_type = CONFIG_DRAM_TYPE;
445*4882a593Smuzhiyun #else
446*4882a593Smuzhiyun #error Unsupported DRAM type, Please set DRAM type (3:DDR3, 7:LPDDR3)
447*4882a593Smuzhiyun #endif
448*4882a593Smuzhiyun #endif
449*4882a593Smuzhiyun 	setbits_le32(SUNXI_PRCM_BASE + 0x1e0, 0x1 << 8);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	writel(0, (SUNXI_PRCM_BASE + 0x1e8));
452*4882a593Smuzhiyun 	udelay(10);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	mctl_sys_init(&para);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	if (mctl_channel_init(&para) != 0)
457*4882a593Smuzhiyun 		return 0;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	auto_detect_dram_size(&para);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	/* Enable master software clk */
462*4882a593Smuzhiyun 	writel(readl(&mctl_com->swonr) | 0x3ffff, &mctl_com->swonr);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/* Set DRAM ODT MAP */
465*4882a593Smuzhiyun 	if (para.rank == 2)
466*4882a593Smuzhiyun 		writel(0x00000303, &mctl_ctl->odtmap);
467*4882a593Smuzhiyun 	else
468*4882a593Smuzhiyun 		writel(0x00000201, &mctl_ctl->odtmap);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	return para.page_size * (para.bus_width / 8) *
471*4882a593Smuzhiyun 		(1 << (para.bank + para.rank + para.rows));
472*4882a593Smuzhiyun }
473