1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Sun8i a33 platform dram controller init.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2007-2015 Allwinner Technology Co.
5*4882a593Smuzhiyun * Jerry Wang <wangflord@allwinnertech.com>
6*4882a593Smuzhiyun * (C) Copyright 2015 Vishnu Patekar <vishnupatekar0510@gmail.com>
7*4882a593Smuzhiyun * (C) Copyright 2015 Hans de Goede <hdegoede@redhat.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/arch/clock.h>
15*4882a593Smuzhiyun #include <asm/arch/dram.h>
16*4882a593Smuzhiyun #include <asm/arch/prcm.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* PLL runs at 2x dram-clk, controller runs at PLL / 4 (dram-clk / 2) */
19*4882a593Smuzhiyun #define DRAM_CLK_MUL 2
20*4882a593Smuzhiyun #define DRAM_CLK_DIV 4
21*4882a593Smuzhiyun #define DRAM_SIGMA_DELTA_ENABLE 1
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun struct dram_para {
24*4882a593Smuzhiyun u8 cs1;
25*4882a593Smuzhiyun u8 seq;
26*4882a593Smuzhiyun u8 bank;
27*4882a593Smuzhiyun u8 rank;
28*4882a593Smuzhiyun u8 rows;
29*4882a593Smuzhiyun u8 bus_width;
30*4882a593Smuzhiyun u16 page_size;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
mctl_set_cr(struct dram_para * para)33*4882a593Smuzhiyun static void mctl_set_cr(struct dram_para *para)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun struct sunxi_mctl_com_reg * const mctl_com =
36*4882a593Smuzhiyun (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun writel(MCTL_CR_CS1_CONTROL(para->cs1) | MCTL_CR_UNKNOWN |
39*4882a593Smuzhiyun MCTL_CR_CHANNEL(1) | MCTL_CR_DDR3 |
40*4882a593Smuzhiyun (para->seq ? MCTL_CR_SEQUENCE : 0) |
41*4882a593Smuzhiyun ((para->bus_width == 16) ? MCTL_CR_BUSW16 : MCTL_CR_BUSW8) |
42*4882a593Smuzhiyun MCTL_CR_PAGE_SIZE(para->page_size) | MCTL_CR_ROW(para->rows) |
43*4882a593Smuzhiyun MCTL_CR_BANK(para->bank) | MCTL_CR_RANK(para->rank),
44*4882a593Smuzhiyun &mctl_com->cr);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
auto_detect_dram_size(struct dram_para * para)47*4882a593Smuzhiyun static void auto_detect_dram_size(struct dram_para *para)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun u8 orig_rank = para->rank;
50*4882a593Smuzhiyun int rows, columns;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* Row detect */
53*4882a593Smuzhiyun para->page_size = 512;
54*4882a593Smuzhiyun para->seq = 1;
55*4882a593Smuzhiyun para->rows = 16;
56*4882a593Smuzhiyun para->rank = 1;
57*4882a593Smuzhiyun mctl_set_cr(para);
58*4882a593Smuzhiyun for (rows = 11 ; rows < 16 ; rows++) {
59*4882a593Smuzhiyun if (mctl_mem_matches(1 << (rows + 9))) /* row-column */
60*4882a593Smuzhiyun break;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Column (page size) detect */
64*4882a593Smuzhiyun para->rows = 11;
65*4882a593Smuzhiyun para->page_size = 8192;
66*4882a593Smuzhiyun mctl_set_cr(para);
67*4882a593Smuzhiyun for (columns = 9 ; columns < 13 ; columns++) {
68*4882a593Smuzhiyun if (mctl_mem_matches(1 << columns))
69*4882a593Smuzhiyun break;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun para->seq = 0;
73*4882a593Smuzhiyun para->rank = orig_rank;
74*4882a593Smuzhiyun para->rows = rows;
75*4882a593Smuzhiyun para->page_size = 1 << columns;
76*4882a593Smuzhiyun mctl_set_cr(para);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
ns_to_t(int nanoseconds)79*4882a593Smuzhiyun static inline int ns_to_t(int nanoseconds)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun const unsigned int ctrl_freq =
82*4882a593Smuzhiyun CONFIG_DRAM_CLK * DRAM_CLK_MUL / DRAM_CLK_DIV;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return (ctrl_freq * nanoseconds + 999) / 1000;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
auto_set_timing_para(struct dram_para * para)87*4882a593Smuzhiyun static void auto_set_timing_para(struct dram_para *para)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct sunxi_mctl_ctl_reg * const mctl_ctl =
90*4882a593Smuzhiyun (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
91*4882a593Smuzhiyun u32 reg_val;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun u8 tccd = 2;
94*4882a593Smuzhiyun u8 tfaw = ns_to_t(50);
95*4882a593Smuzhiyun u8 trrd = max(ns_to_t(10), 4);
96*4882a593Smuzhiyun u8 trcd = ns_to_t(15);
97*4882a593Smuzhiyun u8 trc = ns_to_t(53);
98*4882a593Smuzhiyun u8 txp = max(ns_to_t(8), 3);
99*4882a593Smuzhiyun u8 twtr = max(ns_to_t(8), 4);
100*4882a593Smuzhiyun u8 trtp = max(ns_to_t(8), 4);
101*4882a593Smuzhiyun u8 twr = max(ns_to_t(15), 3);
102*4882a593Smuzhiyun u8 trp = ns_to_t(15);
103*4882a593Smuzhiyun u8 tras = ns_to_t(38);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun u16 trefi = ns_to_t(7800) / 32;
106*4882a593Smuzhiyun u16 trfc = ns_to_t(350);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Fixed timing parameters */
109*4882a593Smuzhiyun u8 tmrw = 0;
110*4882a593Smuzhiyun u8 tmrd = 4;
111*4882a593Smuzhiyun u8 tmod = 12;
112*4882a593Smuzhiyun u8 tcke = 3;
113*4882a593Smuzhiyun u8 tcksrx = 5;
114*4882a593Smuzhiyun u8 tcksre = 5;
115*4882a593Smuzhiyun u8 tckesr = 4;
116*4882a593Smuzhiyun u8 trasmax = 24;
117*4882a593Smuzhiyun u8 tcl = 6; /* CL 12 */
118*4882a593Smuzhiyun u8 tcwl = 4; /* CWL 8 */
119*4882a593Smuzhiyun u8 t_rdata_en = 4;
120*4882a593Smuzhiyun u8 wr_latency = 2;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun u32 tdinit0 = (500 * CONFIG_DRAM_CLK) + 1; /* 500us */
123*4882a593Smuzhiyun u32 tdinit1 = (360 * CONFIG_DRAM_CLK) / 1000 + 1; /* 360ns */
124*4882a593Smuzhiyun u32 tdinit2 = (200 * CONFIG_DRAM_CLK) + 1; /* 200us */
125*4882a593Smuzhiyun u32 tdinit3 = (1 * CONFIG_DRAM_CLK) + 1; /* 1us */
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun u8 twtp = tcwl + 2 + twr; /* WL + BL / 2 + tWR */
128*4882a593Smuzhiyun u8 twr2rd = tcwl + 2 + twtr; /* WL + BL / 2 + tWTR */
129*4882a593Smuzhiyun u8 trd2wr = tcl + 2 + 1 - tcwl; /* RL + BL / 2 + 2 - WL */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Set work mode register */
132*4882a593Smuzhiyun mctl_set_cr(para);
133*4882a593Smuzhiyun /* Set mode register */
134*4882a593Smuzhiyun writel(MCTL_MR0, &mctl_ctl->mr0);
135*4882a593Smuzhiyun writel(MCTL_MR1, &mctl_ctl->mr1);
136*4882a593Smuzhiyun writel(MCTL_MR2, &mctl_ctl->mr2);
137*4882a593Smuzhiyun writel(MCTL_MR3, &mctl_ctl->mr3);
138*4882a593Smuzhiyun /* Set dram timing */
139*4882a593Smuzhiyun reg_val = (twtp << 24) | (tfaw << 16) | (trasmax << 8) | (tras << 0);
140*4882a593Smuzhiyun writel(reg_val, &mctl_ctl->dramtmg0);
141*4882a593Smuzhiyun reg_val = (txp << 16) | (trtp << 8) | (trc << 0);
142*4882a593Smuzhiyun writel(reg_val, &mctl_ctl->dramtmg1);
143*4882a593Smuzhiyun reg_val = (tcwl << 24) | (tcl << 16) | (trd2wr << 8) | (twr2rd << 0);
144*4882a593Smuzhiyun writel(reg_val, &mctl_ctl->dramtmg2);
145*4882a593Smuzhiyun reg_val = (tmrw << 16) | (tmrd << 12) | (tmod << 0);
146*4882a593Smuzhiyun writel(reg_val, &mctl_ctl->dramtmg3);
147*4882a593Smuzhiyun reg_val = (trcd << 24) | (tccd << 16) | (trrd << 8) | (trp << 0);
148*4882a593Smuzhiyun writel(reg_val, &mctl_ctl->dramtmg4);
149*4882a593Smuzhiyun reg_val = (tcksrx << 24) | (tcksre << 16) | (tckesr << 8) | (tcke << 0);
150*4882a593Smuzhiyun writel(reg_val, &mctl_ctl->dramtmg5);
151*4882a593Smuzhiyun /* Set two rank timing and exit self-refresh timing */
152*4882a593Smuzhiyun reg_val = readl(&mctl_ctl->dramtmg8);
153*4882a593Smuzhiyun reg_val &= ~(0xff << 8);
154*4882a593Smuzhiyun reg_val &= ~(0xff << 0);
155*4882a593Smuzhiyun reg_val |= (0x33 << 8);
156*4882a593Smuzhiyun reg_val |= (0x8 << 0);
157*4882a593Smuzhiyun writel(reg_val, &mctl_ctl->dramtmg8);
158*4882a593Smuzhiyun /* Set phy interface time */
159*4882a593Smuzhiyun reg_val = (0x2 << 24) | (t_rdata_en << 16) | (0x1 << 8)
160*4882a593Smuzhiyun | (wr_latency << 0);
161*4882a593Smuzhiyun /* PHY interface write latency and read latency configure */
162*4882a593Smuzhiyun writel(reg_val, &mctl_ctl->pitmg0);
163*4882a593Smuzhiyun /* Set phy time PTR0-2 use default */
164*4882a593Smuzhiyun writel(((tdinit0 << 0) | (tdinit1 << 20)), &mctl_ctl->ptr3);
165*4882a593Smuzhiyun writel(((tdinit2 << 0) | (tdinit3 << 20)), &mctl_ctl->ptr4);
166*4882a593Smuzhiyun /* Set refresh timing */
167*4882a593Smuzhiyun reg_val = (trefi << 16) | (trfc << 0);
168*4882a593Smuzhiyun writel(reg_val, &mctl_ctl->rfshtmg);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
mctl_set_pir(u32 val)171*4882a593Smuzhiyun static void mctl_set_pir(u32 val)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun struct sunxi_mctl_ctl_reg * const mctl_ctl =
174*4882a593Smuzhiyun (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun writel(val, &mctl_ctl->pir);
177*4882a593Smuzhiyun mctl_await_completion(&mctl_ctl->pgsr0, 0x1, 0x1);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
mctl_data_train_cfg(struct dram_para * para)180*4882a593Smuzhiyun static void mctl_data_train_cfg(struct dram_para *para)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun struct sunxi_mctl_ctl_reg * const mctl_ctl =
183*4882a593Smuzhiyun (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if (para->rank == 2)
186*4882a593Smuzhiyun clrsetbits_le32(&mctl_ctl->dtcr, 0x3 << 24, 0x3 << 24);
187*4882a593Smuzhiyun else
188*4882a593Smuzhiyun clrsetbits_le32(&mctl_ctl->dtcr, 0x3 << 24, 0x1 << 24);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
mctl_train_dram(struct dram_para * para)191*4882a593Smuzhiyun static int mctl_train_dram(struct dram_para *para)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun struct sunxi_mctl_ctl_reg * const mctl_ctl =
194*4882a593Smuzhiyun (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun mctl_data_train_cfg(para);
197*4882a593Smuzhiyun mctl_set_pir(0x5f3);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return ((readl(&mctl_ctl->pgsr0) >> 20) & 0xff) ? -EIO : 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
mctl_channel_init(struct dram_para * para)202*4882a593Smuzhiyun static int mctl_channel_init(struct dram_para *para)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun struct sunxi_mctl_ctl_reg * const mctl_ctl =
205*4882a593Smuzhiyun (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
206*4882a593Smuzhiyun struct sunxi_mctl_com_reg * const mctl_com =
207*4882a593Smuzhiyun (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
208*4882a593Smuzhiyun u32 low_data_lines_status; /* Training status of datalines 0 - 7 */
209*4882a593Smuzhiyun u32 high_data_lines_status; /* Training status of datalines 8 - 15 */
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun auto_set_timing_para(para);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* Disable dram VTC */
214*4882a593Smuzhiyun clrbits_le32(&mctl_ctl->pgcr0, 0x3f << 0);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* Set ODT */
217*4882a593Smuzhiyun if ((CONFIG_DRAM_CLK > 400) && IS_ENABLED(CONFIG_DRAM_ODT_EN)) {
218*4882a593Smuzhiyun setbits_le32(DXnGCR0(0), 0x3 << 9);
219*4882a593Smuzhiyun setbits_le32(DXnGCR0(1), 0x3 << 9);
220*4882a593Smuzhiyun } else {
221*4882a593Smuzhiyun clrbits_le32(DXnGCR0(0), 0x3 << 9);
222*4882a593Smuzhiyun clrbits_le32(DXnGCR0(1), 0x3 << 9);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* set PLL configuration */
226*4882a593Smuzhiyun if (CONFIG_DRAM_CLK >= 480)
227*4882a593Smuzhiyun setbits_le32(&mctl_ctl->pllgcr, 0x1 << 18);
228*4882a593Smuzhiyun else
229*4882a593Smuzhiyun setbits_le32(&mctl_ctl->pllgcr, 0x3 << 18);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Auto detect dram config, set 2 rank and 16bit bus-width */
232*4882a593Smuzhiyun para->cs1 = 0;
233*4882a593Smuzhiyun para->rank = 2;
234*4882a593Smuzhiyun para->bus_width = 16;
235*4882a593Smuzhiyun mctl_set_cr(para);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* Open DQS gating */
238*4882a593Smuzhiyun clrbits_le32(&mctl_ctl->pgcr2, (0x3 << 6));
239*4882a593Smuzhiyun clrbits_le32(&mctl_ctl->dqsgmr, (0x1 << 8) | (0x7));
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun mctl_data_train_cfg(para);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* ZQ calibration */
244*4882a593Smuzhiyun writel(CONFIG_DRAM_ZQ & 0xff, &mctl_ctl->zqcr1);
245*4882a593Smuzhiyun /* CA calibration */
246*4882a593Smuzhiyun mctl_set_pir(0x00000003);
247*4882a593Smuzhiyun /* More ZQ calibration */
248*4882a593Smuzhiyun writel(readl(&mctl_ctl->zqsr0) | 0x10000000, &mctl_ctl->zqcr2);
249*4882a593Smuzhiyun writel((CONFIG_DRAM_ZQ >> 8) & 0xff, &mctl_ctl->zqcr1);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* DQS gate training */
252*4882a593Smuzhiyun if (mctl_train_dram(para) != 0) {
253*4882a593Smuzhiyun low_data_lines_status = (readl(DXnGSR0(0)) >> 24) & 0x03;
254*4882a593Smuzhiyun high_data_lines_status = (readl(DXnGSR0(1)) >> 24) & 0x03;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (low_data_lines_status == 0x3)
257*4882a593Smuzhiyun return -EIO;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* DRAM has only one rank */
260*4882a593Smuzhiyun para->rank = 1;
261*4882a593Smuzhiyun mctl_set_cr(para);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (low_data_lines_status == high_data_lines_status)
264*4882a593Smuzhiyun goto done; /* 16 bit bus, 1 rank */
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (!(low_data_lines_status & high_data_lines_status)) {
267*4882a593Smuzhiyun /* Retry 16 bit bus-width with CS1 set */
268*4882a593Smuzhiyun para->cs1 = 1;
269*4882a593Smuzhiyun mctl_set_cr(para);
270*4882a593Smuzhiyun if (mctl_train_dram(para) == 0)
271*4882a593Smuzhiyun goto done;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* Try 8 bit bus-width */
275*4882a593Smuzhiyun writel(0x0, DXnGCR0(1)); /* Disable high DQ */
276*4882a593Smuzhiyun para->cs1 = 0;
277*4882a593Smuzhiyun para->bus_width = 8;
278*4882a593Smuzhiyun mctl_set_cr(para);
279*4882a593Smuzhiyun if (mctl_train_dram(para) != 0)
280*4882a593Smuzhiyun return -EIO;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun done:
283*4882a593Smuzhiyun /* Check the dramc status */
284*4882a593Smuzhiyun mctl_await_completion(&mctl_ctl->statr, 0x1, 0x1);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Close DQS gating */
287*4882a593Smuzhiyun setbits_le32(&mctl_ctl->pgcr2, 0x3 << 6);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Enable master access */
290*4882a593Smuzhiyun writel(0xffffffff, &mctl_com->maer);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
mctl_sys_init(struct dram_para * para)295*4882a593Smuzhiyun static void mctl_sys_init(struct dram_para *para)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
298*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
299*4882a593Smuzhiyun struct sunxi_mctl_ctl_reg * const mctl_ctl =
300*4882a593Smuzhiyun (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
301*4882a593Smuzhiyun struct sunxi_mctl_com_reg * const mctl_com =
302*4882a593Smuzhiyun (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun clrsetbits_le32(&ccm->dram_pll_cfg, CCM_DRAMPLL_CFG_SRC_MASK,
305*4882a593Smuzhiyun CCM_DRAMPLL_CFG_SRC_PLL11);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun clock_set_pll11(CONFIG_DRAM_CLK * 1000000 * DRAM_CLK_MUL,
308*4882a593Smuzhiyun DRAM_SIGMA_DELTA_ENABLE);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun clrsetbits_le32(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_DIV_MASK,
311*4882a593Smuzhiyun CCM_DRAMCLK_CFG_DIV(DRAM_CLK_DIV) |
312*4882a593Smuzhiyun CCM_DRAMCLK_CFG_RST | CCM_DRAMCLK_CFG_UPD);
313*4882a593Smuzhiyun mctl_await_completion(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_UPD, 0);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MCTL);
316*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MCTL);
317*4882a593Smuzhiyun setbits_le32(&ccm->mbus_reset, CCM_MBUS_RESET_RESET);
318*4882a593Smuzhiyun setbits_le32(&ccm->mbus0_clk_cfg, MBUS_CLK_GATE);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* Set dram master access priority */
321*4882a593Smuzhiyun writel(0x0, &mctl_com->mapr);
322*4882a593Smuzhiyun writel(0x0f802f01, &mctl_ctl->sched);
323*4882a593Smuzhiyun writel(0x0000400f, &mctl_ctl->clken); /* normal */
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun udelay(250);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
sunxi_dram_init(void)328*4882a593Smuzhiyun unsigned long sunxi_dram_init(void)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun struct sunxi_mctl_com_reg * const mctl_com =
331*4882a593Smuzhiyun (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
332*4882a593Smuzhiyun struct sunxi_mctl_ctl_reg * const mctl_ctl =
333*4882a593Smuzhiyun (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun struct dram_para para = {
336*4882a593Smuzhiyun .cs1 = 0,
337*4882a593Smuzhiyun .bank = 1,
338*4882a593Smuzhiyun .rank = 1,
339*4882a593Smuzhiyun .rows = 15,
340*4882a593Smuzhiyun .bus_width = 16,
341*4882a593Smuzhiyun .page_size = 2048,
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun mctl_sys_init(¶);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (mctl_channel_init(¶) != 0)
347*4882a593Smuzhiyun return 0;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun auto_detect_dram_size(¶);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* Enable master software clk */
352*4882a593Smuzhiyun writel(readl(&mctl_com->swonr) | 0x3ffff, &mctl_com->swonr);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Set DRAM ODT MAP */
355*4882a593Smuzhiyun if (para.rank == 2)
356*4882a593Smuzhiyun writel(0x00000303, &mctl_ctl->odtmap);
357*4882a593Smuzhiyun else
358*4882a593Smuzhiyun writel(0x00000201, &mctl_ctl->odtmap);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return para.page_size * (para.bus_width / 8) *
361*4882a593Smuzhiyun (1 << (para.bank + para.rank + para.rows));
362*4882a593Smuzhiyun }
363