xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-sunxi/dram_sun8i_a23.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Sun8i platform dram controller init.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2014 Hans de Goede <hdegoede@redhat.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun  * Note this code uses a lot of magic hex values, that is because this code
11*4882a593Smuzhiyun  * simply replays the init sequence as done by the Allwinner boot0 code, so
12*4882a593Smuzhiyun  * we do not know what these values mean. There are no symbolic constants for
13*4882a593Smuzhiyun  * these magic values, since we do not know how to name them and making up
14*4882a593Smuzhiyun  * names for them is not useful.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * The register-layout of the sunxi_mctl_phy_reg-s looks a lot like the one
17*4882a593Smuzhiyun  * found in the TI Keystone2 documentation:
18*4882a593Smuzhiyun  * http://www.ti.com/lit/ug/spruhn7a/spruhn7a.pdf
19*4882a593Smuzhiyun  * "Table4-2 DDR3 PHY Registers"
20*4882a593Smuzhiyun  * This may be used as a (possible) reference for future work / cleanups.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <common.h>
24*4882a593Smuzhiyun #include <errno.h>
25*4882a593Smuzhiyun #include <asm/io.h>
26*4882a593Smuzhiyun #include <asm/arch/clock.h>
27*4882a593Smuzhiyun #include <asm/arch/dram.h>
28*4882a593Smuzhiyun #include <asm/arch/prcm.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static const struct dram_para dram_para = {
31*4882a593Smuzhiyun 	.clock = CONFIG_DRAM_CLK,
32*4882a593Smuzhiyun 	.type = 3,
33*4882a593Smuzhiyun 	.zq = CONFIG_DRAM_ZQ,
34*4882a593Smuzhiyun 	.odt_en = IS_ENABLED(CONFIG_DRAM_ODT_EN),
35*4882a593Smuzhiyun 	.odt_correction = CONFIG_DRAM_ODT_CORRECTION,
36*4882a593Smuzhiyun 	.para1 = 0, /* not used (only used when tpr13 bit 31 is set */
37*4882a593Smuzhiyun 	.para2 = 0, /* not used (only used when tpr13 bit 31 is set */
38*4882a593Smuzhiyun 	.mr0 = 6736,
39*4882a593Smuzhiyun 	.mr1 = 4,
40*4882a593Smuzhiyun 	.mr2 = 16,
41*4882a593Smuzhiyun 	.mr3 = 0,
42*4882a593Smuzhiyun 	/* tpr0 - 10 contain timing constants or-ed together in u32 vals */
43*4882a593Smuzhiyun 	.tpr0 = 0x2ab83def,
44*4882a593Smuzhiyun 	.tpr1 = 0x18082356,
45*4882a593Smuzhiyun 	.tpr2 = 0x00034156,
46*4882a593Smuzhiyun 	.tpr3 = 0x448c5533,
47*4882a593Smuzhiyun 	.tpr4 = 0x08010d00,
48*4882a593Smuzhiyun 	.tpr5 = 0x0340b20f,
49*4882a593Smuzhiyun 	.tpr6 = 0x20d118cc,
50*4882a593Smuzhiyun 	.tpr7 = 0x14062485,
51*4882a593Smuzhiyun 	.tpr8 = 0x220d1d52,
52*4882a593Smuzhiyun 	.tpr9 = 0x1e078c22,
53*4882a593Smuzhiyun 	.tpr10 = 0x3c,
54*4882a593Smuzhiyun 	.tpr11 = 0, /* not used */
55*4882a593Smuzhiyun 	.tpr12 = 0, /* not used */
56*4882a593Smuzhiyun 	.tpr13 = 0x30000,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
mctl_sys_init(void)59*4882a593Smuzhiyun static void mctl_sys_init(void)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	struct sunxi_ccm_reg * const ccm =
62*4882a593Smuzhiyun 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/* enable pll5, note the divide by 2 is deliberate! */
65*4882a593Smuzhiyun 	clock_set_pll5(dram_para.clock * 1000000 / 2,
66*4882a593Smuzhiyun 		       dram_para.tpr13 & 0x40000);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	/* deassert ahb mctl reset */
69*4882a593Smuzhiyun 	setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MCTL);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* enable ahb mctl clock */
72*4882a593Smuzhiyun 	setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MCTL);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
mctl_apply_odt_correction(u32 * reg,int correction)75*4882a593Smuzhiyun static void mctl_apply_odt_correction(u32 *reg, int correction)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	int val;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	val = (readl(reg) >> 8) & 0xff;
80*4882a593Smuzhiyun 	val += correction;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/* clamp */
83*4882a593Smuzhiyun 	if (val < 0)
84*4882a593Smuzhiyun 		val = 0;
85*4882a593Smuzhiyun 	else if (val > 255)
86*4882a593Smuzhiyun 		val = 255;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	clrsetbits_le32(reg, 0xff00, val << 8);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
mctl_init(u32 * bus_width)91*4882a593Smuzhiyun static void mctl_init(u32 *bus_width)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct sunxi_ccm_reg * const ccm =
94*4882a593Smuzhiyun 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
95*4882a593Smuzhiyun 	struct sunxi_mctl_com_reg * const mctl_com =
96*4882a593Smuzhiyun 		(struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
97*4882a593Smuzhiyun 	struct sunxi_mctl_ctl_reg * const mctl_ctl =
98*4882a593Smuzhiyun 		(struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
99*4882a593Smuzhiyun 	struct sunxi_mctl_phy_reg * const mctl_phy =
100*4882a593Smuzhiyun 		(struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY0_BASE;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (dram_para.tpr13 & 0x20)
103*4882a593Smuzhiyun 		writel(0x40b, &mctl_phy->dcr);
104*4882a593Smuzhiyun 	else
105*4882a593Smuzhiyun 		writel(0x1000040b, &mctl_phy->dcr);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	if (dram_para.clock >= 480)
108*4882a593Smuzhiyun 		writel(0x5c000, &mctl_phy->dllgcr);
109*4882a593Smuzhiyun 	else
110*4882a593Smuzhiyun 		writel(0xdc000, &mctl_phy->dllgcr);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	writel(0x0a003e3f, &mctl_phy->pgcr0);
113*4882a593Smuzhiyun 	writel(0x03008421, &mctl_phy->pgcr1);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	writel(dram_para.mr0, &mctl_phy->mr0);
116*4882a593Smuzhiyun 	writel(dram_para.mr1, &mctl_phy->mr1);
117*4882a593Smuzhiyun 	writel(dram_para.mr2, &mctl_phy->mr2);
118*4882a593Smuzhiyun 	writel(dram_para.mr3, &mctl_phy->mr3);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	if (!(dram_para.tpr13 & 0x10000)) {
121*4882a593Smuzhiyun 		clrsetbits_le32(&mctl_phy->dx0gcr, 0x3800, 0x2000);
122*4882a593Smuzhiyun 		clrsetbits_le32(&mctl_phy->dx1gcr, 0x3800, 0x2000);
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/*
126*4882a593Smuzhiyun 	 * All the masking and shifting below converts what I assume are DDR
127*4882a593Smuzhiyun 	 * timing constants from Allwinner dram_para tpr format to the actual
128*4882a593Smuzhiyun 	 * timing registers format.
129*4882a593Smuzhiyun 	 */
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	writel((dram_para.tpr0 & 0x000fffff), &mctl_phy->ptr2);
132*4882a593Smuzhiyun 	writel((dram_para.tpr1 & 0x1fffffff), &mctl_phy->ptr3);
133*4882a593Smuzhiyun 	writel((dram_para.tpr0 & 0x3ff00000) >> 2 |
134*4882a593Smuzhiyun 	       (dram_para.tpr2 & 0x0003ffff), &mctl_phy->ptr4);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	writel(dram_para.tpr3, &mctl_phy->dtpr0);
137*4882a593Smuzhiyun 	writel(dram_para.tpr4, &mctl_phy->dtpr2);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	writel(0x01000081, &mctl_phy->dtcr);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (dram_para.clock <= 240 || !dram_para.odt_en) {
142*4882a593Smuzhiyun 		clrbits_le32(&mctl_phy->dx0gcr, 0x600);
143*4882a593Smuzhiyun 		clrbits_le32(&mctl_phy->dx1gcr, 0x600);
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 	if (dram_para.clock <= 240) {
146*4882a593Smuzhiyun 		writel(0, &mctl_phy->odtcr);
147*4882a593Smuzhiyun 		writel(0, &mctl_ctl->odtmap);
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	writel(((dram_para.tpr5 & 0x0f00) << 12) |
151*4882a593Smuzhiyun 	       ((dram_para.tpr5 & 0x00f8) <<  9) |
152*4882a593Smuzhiyun 	       ((dram_para.tpr5 & 0x0007) <<  8),
153*4882a593Smuzhiyun 	       &mctl_ctl->rfshctl0);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	writel(((dram_para.tpr5 & 0x0003f000) << 12) |
156*4882a593Smuzhiyun 	       ((dram_para.tpr5 & 0x00fc0000) >>  2) |
157*4882a593Smuzhiyun 	       ((dram_para.tpr5 & 0x3f000000) >> 16) |
158*4882a593Smuzhiyun 	       ((dram_para.tpr6 & 0x0000003f) >>  0),
159*4882a593Smuzhiyun 	       &mctl_ctl->dramtmg0);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	writel(((dram_para.tpr6 & 0x000007c0) << 10) |
162*4882a593Smuzhiyun 	       ((dram_para.tpr6 & 0x0000f800) >> 3) |
163*4882a593Smuzhiyun 	       ((dram_para.tpr6 & 0x003f0000) >> 16),
164*4882a593Smuzhiyun 	       &mctl_ctl->dramtmg1);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	writel(((dram_para.tpr6 & 0x0fc00000) << 2) |
167*4882a593Smuzhiyun 	       ((dram_para.tpr7 & 0x0000001f) << 16) |
168*4882a593Smuzhiyun 	       ((dram_para.tpr7 & 0x000003e0) << 3) |
169*4882a593Smuzhiyun 	       ((dram_para.tpr7 & 0x0000fc00) >> 10),
170*4882a593Smuzhiyun 	       &mctl_ctl->dramtmg2);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	writel(((dram_para.tpr7 & 0x03ff0000) >> 16) |
173*4882a593Smuzhiyun 	       ((dram_para.tpr6 & 0xf0000000) >> 16),
174*4882a593Smuzhiyun 	       &mctl_ctl->dramtmg3);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	writel(((dram_para.tpr7 & 0x3c000000) >> 2 ) |
177*4882a593Smuzhiyun 	       ((dram_para.tpr8 & 0x00000007) << 16) |
178*4882a593Smuzhiyun 	       ((dram_para.tpr8 & 0x00000038) << 5) |
179*4882a593Smuzhiyun 	       ((dram_para.tpr8 & 0x000003c0) >> 6),
180*4882a593Smuzhiyun 	       &mctl_ctl->dramtmg4);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	writel(((dram_para.tpr8 & 0x00003c00) << 14) |
183*4882a593Smuzhiyun 	       ((dram_para.tpr8 & 0x0003c000) <<  2) |
184*4882a593Smuzhiyun 	       ((dram_para.tpr8 & 0x00fc0000) >> 10) |
185*4882a593Smuzhiyun 	       ((dram_para.tpr8 & 0x0f000000) >> 24),
186*4882a593Smuzhiyun 	       &mctl_ctl->dramtmg5);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	writel(0x00000008, &mctl_ctl->dramtmg8);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	writel(((dram_para.tpr8 & 0xf0000000) >> 4) |
191*4882a593Smuzhiyun 	       ((dram_para.tpr9 & 0x00007c00) << 6) |
192*4882a593Smuzhiyun 	       ((dram_para.tpr9 & 0x000003e0) << 3) |
193*4882a593Smuzhiyun 	       ((dram_para.tpr9 & 0x0000001f) >> 0),
194*4882a593Smuzhiyun 	       &mctl_ctl->pitmg0);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	setbits_le32(&mctl_ctl->pitmg1, 0x80000);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	writel(((dram_para.tpr9 & 0x003f8000) << 9) | 0x2001,
199*4882a593Smuzhiyun 	       &mctl_ctl->sched);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	writel((dram_para.mr0 << 16) | dram_para.mr1, &mctl_ctl->init3);
202*4882a593Smuzhiyun 	writel((dram_para.mr2 << 16) | dram_para.mr3, &mctl_ctl->init4);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	writel(0x00000000, &mctl_ctl->pimisc);
205*4882a593Smuzhiyun 	writel(0x80000000, &mctl_ctl->upd0);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	writel(((dram_para.tpr9  & 0xffc00000) >> 22) |
208*4882a593Smuzhiyun 	       ((dram_para.tpr10 & 0x00000fff) << 16),
209*4882a593Smuzhiyun 	       &mctl_ctl->rfshtmg);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (dram_para.tpr13 & 0x20)
212*4882a593Smuzhiyun 		writel(0x01040001, &mctl_ctl->mstr);
213*4882a593Smuzhiyun 	else
214*4882a593Smuzhiyun 		writel(0x01040401, &mctl_ctl->mstr);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	if (!(dram_para.tpr13 & 0x20000)) {
217*4882a593Smuzhiyun 		writel(0x00000002, &mctl_ctl->pwrctl);
218*4882a593Smuzhiyun 		writel(0x00008001, &mctl_ctl->pwrtmg);
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	writel(0x00000001, &mctl_ctl->rfshctl3);
222*4882a593Smuzhiyun 	writel(0x00000001, &mctl_ctl->pimisc);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* deassert dram_clk_cfg reset */
225*4882a593Smuzhiyun 	setbits_le32(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_RST);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	setbits_le32(&mctl_com->ccr, 0x80000);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* zq stuff */
230*4882a593Smuzhiyun 	writel((dram_para.zq >> 8) & 0xff, &mctl_phy->zqcr1);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	writel(0x00000003, &mctl_phy->pir);
233*4882a593Smuzhiyun 	udelay(10);
234*4882a593Smuzhiyun 	mctl_await_completion(&mctl_phy->pgsr0, 0x09, 0x09);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	writel(readl(&mctl_phy->zqsr0) | 0x10000000, &mctl_phy->zqcr2);
237*4882a593Smuzhiyun 	writel(dram_para.zq & 0xff, &mctl_phy->zqcr1);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* A23-v1.0 SDK uses 0xfdf3, A23-v2.0 SDK uses 0x5f3 */
240*4882a593Smuzhiyun 	writel(0x000005f3, &mctl_phy->pir);
241*4882a593Smuzhiyun 	udelay(10);
242*4882a593Smuzhiyun 	mctl_await_completion(&mctl_phy->pgsr0, 0x03, 0x03);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (readl(&mctl_phy->dx1gsr0) & 0x1000000) {
245*4882a593Smuzhiyun 		*bus_width = 8;
246*4882a593Smuzhiyun 		writel(0, &mctl_phy->dx1gcr);
247*4882a593Smuzhiyun 		writel(dram_para.zq & 0xff, &mctl_phy->zqcr1);
248*4882a593Smuzhiyun 		writel(0x5f3, &mctl_phy->pir);
249*4882a593Smuzhiyun 		udelay(10000);
250*4882a593Smuzhiyun 		setbits_le32(&mctl_ctl->mstr, 0x1000);
251*4882a593Smuzhiyun 	} else
252*4882a593Smuzhiyun 		*bus_width = 16;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (dram_para.odt_correction) {
255*4882a593Smuzhiyun 		mctl_apply_odt_correction(&mctl_phy->dx0lcdlr1,
256*4882a593Smuzhiyun 					  dram_para.odt_correction);
257*4882a593Smuzhiyun 		mctl_apply_odt_correction(&mctl_phy->dx1lcdlr1,
258*4882a593Smuzhiyun 					  dram_para.odt_correction);
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	mctl_await_completion(&mctl_ctl->statr, 0x01, 0x01);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	writel(0x08003e3f, &mctl_phy->pgcr0);
264*4882a593Smuzhiyun 	writel(0x00000000, &mctl_ctl->rfshctl3);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
sunxi_dram_init(void)267*4882a593Smuzhiyun unsigned long sunxi_dram_init(void)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	struct sunxi_mctl_com_reg * const mctl_com =
270*4882a593Smuzhiyun 		(struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
271*4882a593Smuzhiyun 	const u32 columns = 13;
272*4882a593Smuzhiyun 	u32 bus, bus_width, offset, page_size, rows;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	mctl_sys_init();
275*4882a593Smuzhiyun 	mctl_init(&bus_width);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	if (bus_width == 16) {
278*4882a593Smuzhiyun 		page_size = 8;
279*4882a593Smuzhiyun 		bus = 1;
280*4882a593Smuzhiyun 	} else {
281*4882a593Smuzhiyun 		page_size = 7;
282*4882a593Smuzhiyun 		bus = 0;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (!(dram_para.tpr13 & 0x80000000)) {
286*4882a593Smuzhiyun 		/* Detect and set rows */
287*4882a593Smuzhiyun 		writel(0x000310f4 | MCTL_CR_PAGE_SIZE(page_size),
288*4882a593Smuzhiyun 		       &mctl_com->cr);
289*4882a593Smuzhiyun 		setbits_le32(&mctl_com->swonr, 0x0003ffff);
290*4882a593Smuzhiyun 		for (rows = 11; rows < 16; rows++) {
291*4882a593Smuzhiyun 			offset = 1 << (rows + columns + bus);
292*4882a593Smuzhiyun 			if (mctl_mem_matches(offset))
293*4882a593Smuzhiyun 				break;
294*4882a593Smuzhiyun 		}
295*4882a593Smuzhiyun 		clrsetbits_le32(&mctl_com->cr, MCTL_CR_ROW_MASK,
296*4882a593Smuzhiyun 				MCTL_CR_ROW(rows));
297*4882a593Smuzhiyun 	} else {
298*4882a593Smuzhiyun 		rows = (dram_para.para1 >> 16) & 0xff;
299*4882a593Smuzhiyun 		writel(((dram_para.para2 & 0x000000f0) << 11) |
300*4882a593Smuzhiyun 		       ((rows - 1) << 4) |
301*4882a593Smuzhiyun 		       ((dram_para.para1 & 0x0f000000) >> 22) |
302*4882a593Smuzhiyun 		       0x31000 | MCTL_CR_PAGE_SIZE(page_size),
303*4882a593Smuzhiyun 		       &mctl_com->cr);
304*4882a593Smuzhiyun 		setbits_le32(&mctl_com->swonr, 0x0003ffff);
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	/* Setup DRAM master priority? If this is left out things still work */
308*4882a593Smuzhiyun 	writel(0x00000008, &mctl_com->mcr0_0);
309*4882a593Smuzhiyun 	writel(0x0001000d, &mctl_com->mcr1_0);
310*4882a593Smuzhiyun 	writel(0x00000004, &mctl_com->mcr0_1);
311*4882a593Smuzhiyun 	writel(0x00000080, &mctl_com->mcr1_1);
312*4882a593Smuzhiyun 	writel(0x00000004, &mctl_com->mcr0_2);
313*4882a593Smuzhiyun 	writel(0x00000019, &mctl_com->mcr1_2);
314*4882a593Smuzhiyun 	writel(0x00000004, &mctl_com->mcr0_3);
315*4882a593Smuzhiyun 	writel(0x00000080, &mctl_com->mcr1_3);
316*4882a593Smuzhiyun 	writel(0x00000004, &mctl_com->mcr0_4);
317*4882a593Smuzhiyun 	writel(0x01010040, &mctl_com->mcr1_4);
318*4882a593Smuzhiyun 	writel(0x00000004, &mctl_com->mcr0_5);
319*4882a593Smuzhiyun 	writel(0x0001002f, &mctl_com->mcr1_5);
320*4882a593Smuzhiyun 	writel(0x00000004, &mctl_com->mcr0_6);
321*4882a593Smuzhiyun 	writel(0x00010020, &mctl_com->mcr1_6);
322*4882a593Smuzhiyun 	writel(0x00000004, &mctl_com->mcr0_7);
323*4882a593Smuzhiyun 	writel(0x00010020, &mctl_com->mcr1_7);
324*4882a593Smuzhiyun 	writel(0x00000008, &mctl_com->mcr0_8);
325*4882a593Smuzhiyun 	writel(0x00000001, &mctl_com->mcr1_8);
326*4882a593Smuzhiyun 	writel(0x00000008, &mctl_com->mcr0_9);
327*4882a593Smuzhiyun 	writel(0x00000005, &mctl_com->mcr1_9);
328*4882a593Smuzhiyun 	writel(0x00000008, &mctl_com->mcr0_10);
329*4882a593Smuzhiyun 	writel(0x00000003, &mctl_com->mcr1_10);
330*4882a593Smuzhiyun 	writel(0x00000008, &mctl_com->mcr0_11);
331*4882a593Smuzhiyun 	writel(0x00000005, &mctl_com->mcr1_11);
332*4882a593Smuzhiyun 	writel(0x00000008, &mctl_com->mcr0_12);
333*4882a593Smuzhiyun 	writel(0x00000003, &mctl_com->mcr1_12);
334*4882a593Smuzhiyun 	writel(0x00000008, &mctl_com->mcr0_13);
335*4882a593Smuzhiyun 	writel(0x00000004, &mctl_com->mcr1_13);
336*4882a593Smuzhiyun 	writel(0x00000008, &mctl_com->mcr0_14);
337*4882a593Smuzhiyun 	writel(0x00000002, &mctl_com->mcr1_14);
338*4882a593Smuzhiyun 	writel(0x00000008, &mctl_com->mcr0_15);
339*4882a593Smuzhiyun 	writel(0x00000003, &mctl_com->mcr1_15);
340*4882a593Smuzhiyun 	writel(0x00010138, &mctl_com->bwcr);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	return 1 << (rows + columns + bus);
343*4882a593Smuzhiyun }
344