xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-sunxi/dram_sun6i.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Sun6i platform dram controller init.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2007-2012
5*4882a593Smuzhiyun  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6*4882a593Smuzhiyun  * Berg Xing <bergxing@allwinnertech.com>
7*4882a593Smuzhiyun  * Tom Cubie <tangliang@allwinnertech.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * (C) Copyright 2014 Hans de Goede <hdegoede@redhat.com>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <errno.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/arch/dram.h>
18*4882a593Smuzhiyun #include <asm/arch/prcm.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define DRAM_CLK (CONFIG_DRAM_CLK * 1000000)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct dram_sun6i_para {
23*4882a593Smuzhiyun 	u8 bus_width;
24*4882a593Smuzhiyun 	u8 chan;
25*4882a593Smuzhiyun 	u8 rank;
26*4882a593Smuzhiyun 	u8 rows;
27*4882a593Smuzhiyun 	u16 page_size;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
mctl_sys_init(void)30*4882a593Smuzhiyun static void mctl_sys_init(void)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	struct sunxi_ccm_reg * const ccm =
33*4882a593Smuzhiyun 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
34*4882a593Smuzhiyun 	const int dram_clk_div = 2;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	clock_set_pll5(DRAM_CLK * dram_clk_div, false);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_DIV0_MASK,
39*4882a593Smuzhiyun 		CCM_DRAMCLK_CFG_DIV0(dram_clk_div) | CCM_DRAMCLK_CFG_RST |
40*4882a593Smuzhiyun 		CCM_DRAMCLK_CFG_UPD);
41*4882a593Smuzhiyun 	mctl_await_completion(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_UPD, 0);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	writel(MDFS_CLK_DEFAULT, &ccm->mdfs_clk_cfg);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	/* deassert mctl reset */
46*4882a593Smuzhiyun 	setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MCTL);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	/* enable mctl clock */
49*4882a593Smuzhiyun 	setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MCTL);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
mctl_dll_init(int ch_index,struct dram_sun6i_para * para)52*4882a593Smuzhiyun static void mctl_dll_init(int ch_index, struct dram_sun6i_para *para)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	struct sunxi_mctl_phy_reg *mctl_phy;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	if (ch_index == 0)
57*4882a593Smuzhiyun 		mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY0_BASE;
58*4882a593Smuzhiyun 	else
59*4882a593Smuzhiyun 		mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY1_BASE;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	/* disable + reset dlls */
62*4882a593Smuzhiyun 	writel(MCTL_DLLCR_DISABLE, &mctl_phy->acdllcr);
63*4882a593Smuzhiyun 	writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx0dllcr);
64*4882a593Smuzhiyun 	writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx1dllcr);
65*4882a593Smuzhiyun 	if (para->bus_width == 32) {
66*4882a593Smuzhiyun 		writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx2dllcr);
67*4882a593Smuzhiyun 		writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx3dllcr);
68*4882a593Smuzhiyun 	}
69*4882a593Smuzhiyun 	udelay(2);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* enable + reset dlls */
72*4882a593Smuzhiyun 	writel(0, &mctl_phy->acdllcr);
73*4882a593Smuzhiyun 	writel(0, &mctl_phy->dx0dllcr);
74*4882a593Smuzhiyun 	writel(0, &mctl_phy->dx1dllcr);
75*4882a593Smuzhiyun 	if (para->bus_width == 32) {
76*4882a593Smuzhiyun 		writel(0, &mctl_phy->dx2dllcr);
77*4882a593Smuzhiyun 		writel(0, &mctl_phy->dx3dllcr);
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 	udelay(22);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* enable and release reset of dlls */
82*4882a593Smuzhiyun 	writel(MCTL_DLLCR_NRESET, &mctl_phy->acdllcr);
83*4882a593Smuzhiyun 	writel(MCTL_DLLCR_NRESET, &mctl_phy->dx0dllcr);
84*4882a593Smuzhiyun 	writel(MCTL_DLLCR_NRESET, &mctl_phy->dx1dllcr);
85*4882a593Smuzhiyun 	if (para->bus_width == 32) {
86*4882a593Smuzhiyun 		writel(MCTL_DLLCR_NRESET, &mctl_phy->dx2dllcr);
87*4882a593Smuzhiyun 		writel(MCTL_DLLCR_NRESET, &mctl_phy->dx3dllcr);
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 	udelay(22);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
mctl_rank_detect(u32 * gsr0,int rank)92*4882a593Smuzhiyun static bool mctl_rank_detect(u32 *gsr0, int rank)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	const u32 done = MCTL_DX_GSR0_RANK0_TRAIN_DONE << rank;
95*4882a593Smuzhiyun 	const u32 err = MCTL_DX_GSR0_RANK0_TRAIN_ERR << rank;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	mctl_await_completion(gsr0, done, done);
98*4882a593Smuzhiyun 	mctl_await_completion(gsr0 + 0x10, done, done);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return !(readl(gsr0) & err) && !(readl(gsr0 + 0x10) & err);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
mctl_channel_init(int ch_index,struct dram_sun6i_para * para)103*4882a593Smuzhiyun static void mctl_channel_init(int ch_index, struct dram_sun6i_para *para)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct sunxi_mctl_com_reg * const mctl_com =
106*4882a593Smuzhiyun 		(struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
107*4882a593Smuzhiyun 	struct sunxi_mctl_ctl_reg *mctl_ctl;
108*4882a593Smuzhiyun 	struct sunxi_mctl_phy_reg *mctl_phy;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	if (ch_index == 0) {
111*4882a593Smuzhiyun 		mctl_ctl = (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
112*4882a593Smuzhiyun 		mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY0_BASE;
113*4882a593Smuzhiyun 	} else {
114*4882a593Smuzhiyun 		mctl_ctl = (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL1_BASE;
115*4882a593Smuzhiyun 		mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY1_BASE;
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	writel(MCTL_MCMD_NOP, &mctl_ctl->mcmd);
119*4882a593Smuzhiyun 	mctl_await_completion(&mctl_ctl->mcmd, MCTL_MCMD_BUSY, 0);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* PHY initialization */
122*4882a593Smuzhiyun 	writel(MCTL_PGCR, &mctl_phy->pgcr);
123*4882a593Smuzhiyun 	writel(MCTL_MR0, &mctl_phy->mr0);
124*4882a593Smuzhiyun 	writel(MCTL_MR1, &mctl_phy->mr1);
125*4882a593Smuzhiyun 	writel(MCTL_MR2, &mctl_phy->mr2);
126*4882a593Smuzhiyun 	writel(MCTL_MR3, &mctl_phy->mr3);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	writel((MCTL_TITMSRST << 18) | (MCTL_TDLLLOCK << 6) | MCTL_TDLLSRST,
129*4882a593Smuzhiyun 	       &mctl_phy->ptr0);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	writel((MCTL_TDINIT1 << 19) | MCTL_TDINIT0, &mctl_phy->ptr1);
132*4882a593Smuzhiyun 	writel((MCTL_TDINIT3 << 17) | MCTL_TDINIT2, &mctl_phy->ptr2);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	writel((MCTL_TCCD << 31) | (MCTL_TRC << 25) | (MCTL_TRRD << 21) |
135*4882a593Smuzhiyun 	       (MCTL_TRAS << 16) | (MCTL_TRCD << 12) | (MCTL_TRP << 8) |
136*4882a593Smuzhiyun 	       (MCTL_TWTR << 5) | (MCTL_TRTP << 2) | (MCTL_TMRD << 0),
137*4882a593Smuzhiyun 	       &mctl_phy->dtpr0);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	writel((MCTL_TDQSCKMAX << 27) | (MCTL_TDQSCK << 24) |
140*4882a593Smuzhiyun 	       (MCTL_TRFC << 16) | (MCTL_TRTODT << 11) |
141*4882a593Smuzhiyun 	       ((MCTL_TMOD - 12) << 9) | (MCTL_TFAW << 3) | (0 << 2) |
142*4882a593Smuzhiyun 	       (MCTL_TAOND << 0), &mctl_phy->dtpr1);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	writel((MCTL_TDLLK << 19) | (MCTL_TCKE << 15) | (MCTL_TXPDLL << 10) |
145*4882a593Smuzhiyun 	       (MCTL_TEXSR << 0), &mctl_phy->dtpr2);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	writel(1, &mctl_ctl->dfitphyupdtype0);
148*4882a593Smuzhiyun 	writel(MCTL_DCR_DDR3, &mctl_phy->dcr);
149*4882a593Smuzhiyun 	writel(MCTL_DSGCR, &mctl_phy->dsgcr);
150*4882a593Smuzhiyun 	writel(MCTL_DXCCR, &mctl_phy->dxccr);
151*4882a593Smuzhiyun 	writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx0gcr);
152*4882a593Smuzhiyun 	writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx1gcr);
153*4882a593Smuzhiyun 	writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx2gcr);
154*4882a593Smuzhiyun 	writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx3gcr);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	mctl_await_completion(&mctl_phy->pgsr, 0x03, 0x03);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	writel(CONFIG_DRAM_ZQ, &mctl_phy->zq0cr1);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	setbits_le32(&mctl_phy->pir, MCTL_PIR_CLEAR_STATUS);
161*4882a593Smuzhiyun 	writel(MCTL_PIR_STEP1, &mctl_phy->pir);
162*4882a593Smuzhiyun 	udelay(10);
163*4882a593Smuzhiyun 	mctl_await_completion(&mctl_phy->pgsr, 0x1f, 0x1f);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* rank detect */
166*4882a593Smuzhiyun 	if (!mctl_rank_detect(&mctl_phy->dx0gsr0, 1)) {
167*4882a593Smuzhiyun 		para->rank = 1;
168*4882a593Smuzhiyun 		clrbits_le32(&mctl_phy->pgcr, MCTL_PGCR_RANK);
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	/*
172*4882a593Smuzhiyun 	 * channel detect, check channel 1 dx0 and dx1 have rank 0, if not
173*4882a593Smuzhiyun 	 * assume nothing is connected to channel 1.
174*4882a593Smuzhiyun 	 */
175*4882a593Smuzhiyun 	if (ch_index == 1 && !mctl_rank_detect(&mctl_phy->dx0gsr0, 0)) {
176*4882a593Smuzhiyun 		para->chan = 1;
177*4882a593Smuzhiyun 		clrbits_le32(&mctl_com->ccr, MCTL_CCR_CH1_CLK_EN);
178*4882a593Smuzhiyun 		return;
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* bus width detect, if dx2 and dx3 don't have rank 0, assume 16 bit */
182*4882a593Smuzhiyun 	if (!mctl_rank_detect(&mctl_phy->dx2gsr0, 0)) {
183*4882a593Smuzhiyun 		para->bus_width = 16;
184*4882a593Smuzhiyun 		para->page_size = 2048;
185*4882a593Smuzhiyun 		setbits_le32(&mctl_phy->dx2dllcr, MCTL_DLLCR_DISABLE);
186*4882a593Smuzhiyun 		setbits_le32(&mctl_phy->dx3dllcr, MCTL_DLLCR_DISABLE);
187*4882a593Smuzhiyun 		clrbits_le32(&mctl_phy->dx2gcr, MCTL_DX_GCR_EN);
188*4882a593Smuzhiyun 		clrbits_le32(&mctl_phy->dx3gcr, MCTL_DX_GCR_EN);
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	setbits_le32(&mctl_phy->pir, MCTL_PIR_CLEAR_STATUS);
192*4882a593Smuzhiyun 	writel(MCTL_PIR_STEP2, &mctl_phy->pir);
193*4882a593Smuzhiyun 	udelay(10);
194*4882a593Smuzhiyun 	mctl_await_completion(&mctl_phy->pgsr, 0x11, 0x11);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (readl(&mctl_phy->pgsr) & MCTL_PGSR_TRAIN_ERR_MASK)
197*4882a593Smuzhiyun 		panic("Training error initialising DRAM\n");
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* Move to configure state */
200*4882a593Smuzhiyun 	writel(MCTL_SCTL_CONFIG, &mctl_ctl->sctl);
201*4882a593Smuzhiyun 	mctl_await_completion(&mctl_ctl->sstat, 0x07, 0x01);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* Set number of clks per micro-second */
204*4882a593Smuzhiyun 	writel(DRAM_CLK / 1000000, &mctl_ctl->togcnt1u);
205*4882a593Smuzhiyun 	/* Set number of clks per 100 nano-seconds */
206*4882a593Smuzhiyun 	writel(DRAM_CLK / 10000000, &mctl_ctl->togcnt100n);
207*4882a593Smuzhiyun 	/* Set memory timing registers */
208*4882a593Smuzhiyun 	writel(MCTL_TREFI, &mctl_ctl->trefi);
209*4882a593Smuzhiyun 	writel(MCTL_TMRD, &mctl_ctl->tmrd);
210*4882a593Smuzhiyun 	writel(MCTL_TRFC, &mctl_ctl->trfc);
211*4882a593Smuzhiyun 	writel((MCTL_TPREA << 16) | MCTL_TRP, &mctl_ctl->trp);
212*4882a593Smuzhiyun 	writel(MCTL_TRTW, &mctl_ctl->trtw);
213*4882a593Smuzhiyun 	writel(MCTL_TAL, &mctl_ctl->tal);
214*4882a593Smuzhiyun 	writel(MCTL_TCL, &mctl_ctl->tcl);
215*4882a593Smuzhiyun 	writel(MCTL_TCWL, &mctl_ctl->tcwl);
216*4882a593Smuzhiyun 	writel(MCTL_TRAS, &mctl_ctl->tras);
217*4882a593Smuzhiyun 	writel(MCTL_TRC, &mctl_ctl->trc);
218*4882a593Smuzhiyun 	writel(MCTL_TRCD, &mctl_ctl->trcd);
219*4882a593Smuzhiyun 	writel(MCTL_TRRD, &mctl_ctl->trrd);
220*4882a593Smuzhiyun 	writel(MCTL_TRTP, &mctl_ctl->trtp);
221*4882a593Smuzhiyun 	writel(MCTL_TWR, &mctl_ctl->twr);
222*4882a593Smuzhiyun 	writel(MCTL_TWTR, &mctl_ctl->twtr);
223*4882a593Smuzhiyun 	writel(MCTL_TEXSR, &mctl_ctl->texsr);
224*4882a593Smuzhiyun 	writel(MCTL_TXP, &mctl_ctl->txp);
225*4882a593Smuzhiyun 	writel(MCTL_TXPDLL, &mctl_ctl->txpdll);
226*4882a593Smuzhiyun 	writel(MCTL_TZQCS, &mctl_ctl->tzqcs);
227*4882a593Smuzhiyun 	writel(MCTL_TZQCSI, &mctl_ctl->tzqcsi);
228*4882a593Smuzhiyun 	writel(MCTL_TDQS, &mctl_ctl->tdqs);
229*4882a593Smuzhiyun 	writel(MCTL_TCKSRE, &mctl_ctl->tcksre);
230*4882a593Smuzhiyun 	writel(MCTL_TCKSRX, &mctl_ctl->tcksrx);
231*4882a593Smuzhiyun 	writel(MCTL_TCKE, &mctl_ctl->tcke);
232*4882a593Smuzhiyun 	writel(MCTL_TMOD, &mctl_ctl->tmod);
233*4882a593Smuzhiyun 	writel(MCTL_TRSTL, &mctl_ctl->trstl);
234*4882a593Smuzhiyun 	writel(MCTL_TZQCL, &mctl_ctl->tzqcl);
235*4882a593Smuzhiyun 	writel(MCTL_TMRR, &mctl_ctl->tmrr);
236*4882a593Smuzhiyun 	writel(MCTL_TCKESR, &mctl_ctl->tckesr);
237*4882a593Smuzhiyun 	writel(MCTL_TDPD, &mctl_ctl->tdpd);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* Unknown magic performed by boot0 */
240*4882a593Smuzhiyun 	setbits_le32(&mctl_ctl->dfiodtcfg, 1 << 3);
241*4882a593Smuzhiyun 	clrbits_le32(&mctl_ctl->dfiodtcfg1, 0x1f);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* Select 16/32-bits mode for MCTL */
244*4882a593Smuzhiyun 	if (para->bus_width == 16)
245*4882a593Smuzhiyun 		setbits_le32(&mctl_ctl->ppcfg, 1);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/* Set DFI timing registers */
248*4882a593Smuzhiyun 	writel(MCTL_TCWL, &mctl_ctl->dfitphywrl);
249*4882a593Smuzhiyun 	writel(MCTL_TCL - 1, &mctl_ctl->dfitrdden);
250*4882a593Smuzhiyun 	writel(MCTL_DFITPHYRDL, &mctl_ctl->dfitphyrdl);
251*4882a593Smuzhiyun 	writel(MCTL_DFISTCFG0, &mctl_ctl->dfistcfg0);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	writel(MCTL_MCFG_DDR3, &mctl_ctl->mcfg);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* DFI update configuration register */
256*4882a593Smuzhiyun 	writel(MCTL_DFIUPDCFG_UPD, &mctl_ctl->dfiupdcfg);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* Move to access state */
259*4882a593Smuzhiyun 	writel(MCTL_SCTL_ACCESS, &mctl_ctl->sctl);
260*4882a593Smuzhiyun 	mctl_await_completion(&mctl_ctl->sstat, 0x07, 0x03);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
mctl_com_init(struct dram_sun6i_para * para)263*4882a593Smuzhiyun static void mctl_com_init(struct dram_sun6i_para *para)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	struct sunxi_mctl_com_reg * const mctl_com =
266*4882a593Smuzhiyun 		(struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
267*4882a593Smuzhiyun 	struct sunxi_mctl_phy_reg * const mctl_phy1 =
268*4882a593Smuzhiyun 		(struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY1_BASE;
269*4882a593Smuzhiyun 	struct sunxi_prcm_reg * const prcm =
270*4882a593Smuzhiyun 		(struct sunxi_prcm_reg *)SUNXI_PRCM_BASE;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	writel(MCTL_CR_UNKNOWN | MCTL_CR_CHANNEL(para->chan) | MCTL_CR_DDR3 |
273*4882a593Smuzhiyun 	       ((para->bus_width == 32) ? MCTL_CR_BUSW32 : MCTL_CR_BUSW16) |
274*4882a593Smuzhiyun 	       MCTL_CR_PAGE_SIZE(para->page_size) | MCTL_CR_ROW(para->rows) |
275*4882a593Smuzhiyun 	       MCTL_CR_BANK(1) | MCTL_CR_RANK(para->rank), &mctl_com->cr);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* Unknown magic performed by boot0 */
278*4882a593Smuzhiyun 	setbits_le32(&mctl_com->dbgcr, (1 << 6));
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (para->chan == 1) {
281*4882a593Smuzhiyun 		/* Shutdown channel 1 */
282*4882a593Smuzhiyun 		setbits_le32(&mctl_phy1->aciocr, MCTL_ACIOCR_DISABLE);
283*4882a593Smuzhiyun 		setbits_le32(&mctl_phy1->dxccr, MCTL_DXCCR_DISABLE);
284*4882a593Smuzhiyun 		clrbits_le32(&mctl_phy1->dsgcr, MCTL_DSGCR_ENABLE);
285*4882a593Smuzhiyun 		/*
286*4882a593Smuzhiyun 		 * CH0 ?? this is what boot0 does. Leave as is until we can
287*4882a593Smuzhiyun 		 * confirm this.
288*4882a593Smuzhiyun 		 */
289*4882a593Smuzhiyun 		setbits_le32(&prcm->vdd_sys_pwroff,
290*4882a593Smuzhiyun 			     PRCM_VDD_SYS_DRAM_CH0_PAD_HOLD_PWROFF);
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
mctl_port_cfg(void)294*4882a593Smuzhiyun static void mctl_port_cfg(void)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	struct sunxi_mctl_com_reg * const mctl_com =
297*4882a593Smuzhiyun 		(struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
298*4882a593Smuzhiyun 	struct sunxi_ccm_reg * const ccm =
299*4882a593Smuzhiyun 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	/* enable DRAM AXI clock for CPU access */
302*4882a593Smuzhiyun 	setbits_le32(&ccm->axi_gate, 1 << AXI_GATE_OFFSET_DRAM);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* Bunch of magic writes performed by boot0 */
305*4882a593Smuzhiyun 	writel(0x00400302, &mctl_com->rmcr[0]);
306*4882a593Smuzhiyun 	writel(0x01000307, &mctl_com->rmcr[1]);
307*4882a593Smuzhiyun 	writel(0x00400302, &mctl_com->rmcr[2]);
308*4882a593Smuzhiyun 	writel(0x01000307, &mctl_com->rmcr[3]);
309*4882a593Smuzhiyun 	writel(0x01000307, &mctl_com->rmcr[4]);
310*4882a593Smuzhiyun 	writel(0x01000303, &mctl_com->rmcr[6]);
311*4882a593Smuzhiyun 	writel(0x01000303, &mctl_com->mmcr[0]);
312*4882a593Smuzhiyun 	writel(0x00400310, &mctl_com->mmcr[1]);
313*4882a593Smuzhiyun 	writel(0x01000307, &mctl_com->mmcr[2]);
314*4882a593Smuzhiyun 	writel(0x01000303, &mctl_com->mmcr[3]);
315*4882a593Smuzhiyun 	writel(0x01800303, &mctl_com->mmcr[4]);
316*4882a593Smuzhiyun 	writel(0x01800303, &mctl_com->mmcr[5]);
317*4882a593Smuzhiyun 	writel(0x01800303, &mctl_com->mmcr[6]);
318*4882a593Smuzhiyun 	writel(0x01800303, &mctl_com->mmcr[7]);
319*4882a593Smuzhiyun 	writel(0x01000303, &mctl_com->mmcr[8]);
320*4882a593Smuzhiyun 	writel(0x00000002, &mctl_com->mmcr[15]);
321*4882a593Smuzhiyun 	writel(0x00000310, &mctl_com->mbagcr[0]);
322*4882a593Smuzhiyun 	writel(0x00400310, &mctl_com->mbagcr[1]);
323*4882a593Smuzhiyun 	writel(0x00400310, &mctl_com->mbagcr[2]);
324*4882a593Smuzhiyun 	writel(0x00000307, &mctl_com->mbagcr[3]);
325*4882a593Smuzhiyun 	writel(0x00000317, &mctl_com->mbagcr[4]);
326*4882a593Smuzhiyun 	writel(0x00000307, &mctl_com->mbagcr[5]);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
sunxi_dram_init(void)329*4882a593Smuzhiyun unsigned long sunxi_dram_init(void)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct sunxi_mctl_com_reg * const mctl_com =
332*4882a593Smuzhiyun 		(struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
333*4882a593Smuzhiyun 	u32 offset;
334*4882a593Smuzhiyun 	int bank, bus, columns;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* Set initial parameters, these get modified by the autodetect code */
337*4882a593Smuzhiyun 	struct dram_sun6i_para para = {
338*4882a593Smuzhiyun 		.bus_width = 32,
339*4882a593Smuzhiyun 		.chan = 2,
340*4882a593Smuzhiyun 		.rank = 2,
341*4882a593Smuzhiyun 		.page_size = 4096,
342*4882a593Smuzhiyun 		.rows = 16,
343*4882a593Smuzhiyun 	};
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* A31s only has one channel */
346*4882a593Smuzhiyun 	if (sunxi_get_ss_bonding_id() == SUNXI_SS_BOND_ID_A31S)
347*4882a593Smuzhiyun 		para.chan = 1;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	mctl_sys_init();
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	mctl_dll_init(0, &para);
352*4882a593Smuzhiyun 	setbits_le32(&mctl_com->ccr, MCTL_CCR_CH0_CLK_EN);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (para.chan == 2) {
355*4882a593Smuzhiyun 		mctl_dll_init(1, &para);
356*4882a593Smuzhiyun 		setbits_le32(&mctl_com->ccr, MCTL_CCR_CH1_CLK_EN);
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	setbits_le32(&mctl_com->ccr, MCTL_CCR_MASTER_CLK_EN);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	mctl_channel_init(0, &para);
362*4882a593Smuzhiyun 	if (para.chan == 2)
363*4882a593Smuzhiyun 		mctl_channel_init(1, &para);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	mctl_com_init(&para);
366*4882a593Smuzhiyun 	mctl_port_cfg();
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	/*
369*4882a593Smuzhiyun 	 * Change to 1 ch / sequence / 8192 byte pages / 16 rows /
370*4882a593Smuzhiyun 	 * 8 bit banks / 1 rank mode.
371*4882a593Smuzhiyun 	 */
372*4882a593Smuzhiyun 	clrsetbits_le32(&mctl_com->cr,
373*4882a593Smuzhiyun 		MCTL_CR_CHANNEL_MASK | MCTL_CR_PAGE_SIZE_MASK |
374*4882a593Smuzhiyun 		    MCTL_CR_ROW_MASK | MCTL_CR_BANK_MASK | MCTL_CR_RANK_MASK,
375*4882a593Smuzhiyun 		MCTL_CR_CHANNEL(1) | MCTL_CR_SEQUENCE |
376*4882a593Smuzhiyun 		    MCTL_CR_PAGE_SIZE(8192) | MCTL_CR_ROW(16) |
377*4882a593Smuzhiyun 		    MCTL_CR_BANK(1) | MCTL_CR_RANK(1));
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* Detect and set page size */
380*4882a593Smuzhiyun 	for (columns = 7; columns < 20; columns++) {
381*4882a593Smuzhiyun 		if (mctl_mem_matches(1 << columns))
382*4882a593Smuzhiyun 			break;
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 	bus = (para.bus_width == 32) ? 2 : 1;
385*4882a593Smuzhiyun 	columns -= bus;
386*4882a593Smuzhiyun 	para.page_size = (1 << columns) * (bus << 1);
387*4882a593Smuzhiyun 	clrsetbits_le32(&mctl_com->cr, MCTL_CR_PAGE_SIZE_MASK,
388*4882a593Smuzhiyun 			MCTL_CR_PAGE_SIZE(para.page_size));
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/* Detect and set rows */
391*4882a593Smuzhiyun 	for (para.rows = 11; para.rows < 16; para.rows++) {
392*4882a593Smuzhiyun 		offset = 1 << (para.rows + columns + bus);
393*4882a593Smuzhiyun 		if (mctl_mem_matches(offset))
394*4882a593Smuzhiyun 			break;
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 	clrsetbits_le32(&mctl_com->cr, MCTL_CR_ROW_MASK,
397*4882a593Smuzhiyun 			MCTL_CR_ROW(para.rows));
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	/* Detect bank size */
400*4882a593Smuzhiyun 	offset = 1 << (para.rows + columns + bus + 2);
401*4882a593Smuzhiyun 	bank = mctl_mem_matches(offset) ? 0 : 1;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* Restore interleave, chan and rank values, set bank size */
404*4882a593Smuzhiyun 	clrsetbits_le32(&mctl_com->cr,
405*4882a593Smuzhiyun 			MCTL_CR_CHANNEL_MASK | MCTL_CR_SEQUENCE |
406*4882a593Smuzhiyun 			    MCTL_CR_BANK_MASK | MCTL_CR_RANK_MASK,
407*4882a593Smuzhiyun 			MCTL_CR_CHANNEL(para.chan) | MCTL_CR_BANK(bank) |
408*4882a593Smuzhiyun 			    MCTL_CR_RANK(para.rank));
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	return 1 << (para.rank + para.rows + bank + columns + para.chan + bus);
411*4882a593Smuzhiyun }
412