1*4882a593Smuzhiyun
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sun9i specific clock code
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) Copyright 2015 Hans de Goede <hdegoede@redhat.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * (C) Copyright 2016 Theobroma Systems Design und Consulting GmbH
8*4882a593Smuzhiyun * Philipp Tomsich <philipp.tomsich@theobroma-systems.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <asm/arch/prcm.h>
17*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
21*4882a593Smuzhiyun
clock_init_safe(void)22*4882a593Smuzhiyun void clock_init_safe(void)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
25*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* Set up PLL12 (peripheral 1) */
28*4882a593Smuzhiyun clock_set_pll12(1200000000);
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* Set up PLL1 (cluster 0) and PLL2 (cluster 1) */
31*4882a593Smuzhiyun clock_set_pll1(408000000);
32*4882a593Smuzhiyun clock_set_pll2(408000000);
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* Set up PLL4 (peripheral 0) */
35*4882a593Smuzhiyun clock_set_pll4(960000000);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Set up dividers for AXI0 and APB0 on cluster 0: PLL1 / 2 = 204MHz */
38*4882a593Smuzhiyun writel(C0_CFG_AXI0_CLK_DIV_RATIO(2) |
39*4882a593Smuzhiyun C0_CFG_APB0_CLK_DIV_RATIO(2), &ccm->c0_cfg);
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* AHB0: 120 MHz (PLL_PERIPH0 / 8) */
42*4882a593Smuzhiyun writel(AHBx_SRC_PLL_PERIPH0 | AHBx_CLK_DIV_RATIO(8),
43*4882a593Smuzhiyun &ccm->ahb0_cfg);
44*4882a593Smuzhiyun /* AHB1: 240 MHz (PLL_PERIPH0 / 4) */
45*4882a593Smuzhiyun writel(AHBx_SRC_PLL_PERIPH0 | AHBx_CLK_DIV_RATIO(4),
46*4882a593Smuzhiyun &ccm->ahb1_cfg);
47*4882a593Smuzhiyun /* AHB2: 120 MHz (PLL_PERIPH0 / 8) */
48*4882a593Smuzhiyun writel(AHBx_SRC_PLL_PERIPH0 | AHBx_CLK_DIV_RATIO(8),
49*4882a593Smuzhiyun &ccm->ahb2_cfg);
50*4882a593Smuzhiyun /* APB0: 120 MHz (PLL_PERIPH0 / 8) */
51*4882a593Smuzhiyun writel(APB0_SRC_PLL_PERIPH0 | APB0_CLK_DIV_RATIO(8),
52*4882a593Smuzhiyun &ccm->apb0_cfg);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* GTBUS: 400MHz (PERIPH0 div 3) */
55*4882a593Smuzhiyun writel(GTBUS_SRC_PLL_PERIPH1 | GTBUS_CLK_DIV_RATIO(3),
56*4882a593Smuzhiyun &ccm->gtbus_cfg);
57*4882a593Smuzhiyun /* CCI400: 480MHz (PERIPH1 div 2) */
58*4882a593Smuzhiyun writel(CCI400_SRC_PLL_PERIPH0 | CCI400_CLK_DIV_RATIO(2),
59*4882a593Smuzhiyun &ccm->cci400_cfg);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Deassert DMA reset and open clock gating for DMA */
62*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset1_cfg, (1 << 24));
63*4882a593Smuzhiyun setbits_le32(&ccm->apb1_gate, (1 << 24));
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* set enable-bit in TSTAMP_CTRL_REG */
66*4882a593Smuzhiyun writel(1, 0x01720000);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun
clock_init_uart(void)70*4882a593Smuzhiyun void clock_init_uart(void)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun struct sunxi_ccm_reg *const ccm =
73*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* open the clock for uart */
76*4882a593Smuzhiyun setbits_le32(&ccm->apb1_gate,
77*4882a593Smuzhiyun CLK_GATE_OPEN << (APB1_GATE_UART_SHIFT +
78*4882a593Smuzhiyun CONFIG_CONS_INDEX - 1));
79*4882a593Smuzhiyun /* deassert uart reset */
80*4882a593Smuzhiyun setbits_le32(&ccm->apb1_reset_cfg,
81*4882a593Smuzhiyun 1 << (APB1_RESET_UART_SHIFT +
82*4882a593Smuzhiyun CONFIG_CONS_INDEX - 1));
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
clock_set_pll1(unsigned int clk)86*4882a593Smuzhiyun void clock_set_pll1(unsigned int clk)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
89*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
90*4882a593Smuzhiyun const int p = 0;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Switch cluster 0 to 24MHz clock while changing PLL1 */
93*4882a593Smuzhiyun clrsetbits_le32(&ccm->cpu_clk_source, C0_CPUX_CLK_SRC_MASK,
94*4882a593Smuzhiyun C0_CPUX_CLK_SRC_OSC24M);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun writel(CCM_PLL1_CTRL_EN | CCM_PLL1_CTRL_P(p) |
97*4882a593Smuzhiyun CCM_PLL1_CLOCK_TIME_2 |
98*4882a593Smuzhiyun CCM_PLL1_CTRL_N(clk / 24000000),
99*4882a593Smuzhiyun &ccm->pll1_c0_cfg);
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun * Don't bother with the stable-time registers, as it doesn't
102*4882a593Smuzhiyun * wait until the PLL is stable. Note, that even Allwinner
103*4882a593Smuzhiyun * just uses a delay loop (or rather the AVS timer) for this
104*4882a593Smuzhiyun * instead of the PLL_STABLE_STATUS register.
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun sdelay(2000);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Switch cluster 0 back to PLL1 */
109*4882a593Smuzhiyun clrsetbits_le32(&ccm->cpu_clk_source, C0_CPUX_CLK_SRC_MASK,
110*4882a593Smuzhiyun C0_CPUX_CLK_SRC_PLL1);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
clock_set_pll2(unsigned int clk)113*4882a593Smuzhiyun void clock_set_pll2(unsigned int clk)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
116*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
117*4882a593Smuzhiyun const int p = 0;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Switch cluster 1 to 24MHz clock while changing PLL2 */
120*4882a593Smuzhiyun clrsetbits_le32(&ccm->cpu_clk_source, C1_CPUX_CLK_SRC_MASK,
121*4882a593Smuzhiyun C1_CPUX_CLK_SRC_OSC24M);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun writel(CCM_PLL2_CTRL_EN | CCM_PLL2_CTRL_P(p) |
124*4882a593Smuzhiyun CCM_PLL2_CLOCK_TIME_2 | CCM_PLL2_CTRL_N(clk / 24000000),
125*4882a593Smuzhiyun &ccm->pll2_c1_cfg);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun sdelay(2000);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Switch cluster 1 back to PLL2 */
130*4882a593Smuzhiyun clrsetbits_le32(&ccm->cpu_clk_source, C1_CPUX_CLK_SRC_MASK,
131*4882a593Smuzhiyun C1_CPUX_CLK_SRC_PLL2);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
clock_set_pll6(unsigned int clk)134*4882a593Smuzhiyun void clock_set_pll6(unsigned int clk)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
137*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
138*4882a593Smuzhiyun const int p = 0;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun writel(CCM_PLL6_CTRL_EN | CCM_PLL6_CFG_UPDATE | CCM_PLL6_CTRL_P(p)
141*4882a593Smuzhiyun | CCM_PLL6_CTRL_N(clk / 24000000),
142*4882a593Smuzhiyun &ccm->pll6_ddr_cfg);
143*4882a593Smuzhiyun do { } while (!(readl(&ccm->pll_stable_status) & PLL_DDR_STATUS));
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun sdelay(2000);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
clock_set_pll12(unsigned int clk)148*4882a593Smuzhiyun void clock_set_pll12(unsigned int clk)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
151*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (readl(&ccm->pll12_periph1_cfg) & CCM_PLL12_CTRL_EN)
154*4882a593Smuzhiyun return;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun writel(CCM_PLL12_CTRL_EN | CCM_PLL12_CTRL_N(clk / 24000000),
157*4882a593Smuzhiyun &ccm->pll12_periph1_cfg);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun sdelay(2000);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun
clock_set_pll4(unsigned int clk)163*4882a593Smuzhiyun void clock_set_pll4(unsigned int clk)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
166*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun writel(CCM_PLL4_CTRL_EN | CCM_PLL4_CTRL_N(clk / 24000000),
169*4882a593Smuzhiyun &ccm->pll4_periph0_cfg);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun sdelay(2000);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun #endif
174*4882a593Smuzhiyun
clock_twi_onoff(int port,int state)175*4882a593Smuzhiyun int clock_twi_onoff(int port, int state)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct sunxi_ccm_reg *const ccm =
178*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (port > 4)
181*4882a593Smuzhiyun return -1;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* set the apb reset and clock gate for twi */
184*4882a593Smuzhiyun if (state) {
185*4882a593Smuzhiyun setbits_le32(&ccm->apb1_gate,
186*4882a593Smuzhiyun CLK_GATE_OPEN << (APB1_GATE_TWI_SHIFT + port));
187*4882a593Smuzhiyun setbits_le32(&ccm->apb1_reset_cfg,
188*4882a593Smuzhiyun 1 << (APB1_RESET_TWI_SHIFT + port));
189*4882a593Smuzhiyun } else {
190*4882a593Smuzhiyun clrbits_le32(&ccm->apb1_reset_cfg,
191*4882a593Smuzhiyun 1 << (APB1_RESET_TWI_SHIFT + port));
192*4882a593Smuzhiyun clrbits_le32(&ccm->apb1_gate,
193*4882a593Smuzhiyun CLK_GATE_OPEN << (APB1_GATE_TWI_SHIFT + port));
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
clock_get_pll4_periph0(void)199*4882a593Smuzhiyun unsigned int clock_get_pll4_periph0(void)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct sunxi_ccm_reg *const ccm =
202*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
203*4882a593Smuzhiyun uint32_t rval = readl(&ccm->pll4_periph0_cfg);
204*4882a593Smuzhiyun int n = ((rval & CCM_PLL4_CTRL_N_MASK) >> CCM_PLL4_CTRL_N_SHIFT);
205*4882a593Smuzhiyun int p = ((rval & CCM_PLL4_CTRL_P_MASK) >> CCM_PLL4_CTRL_P_SHIFT);
206*4882a593Smuzhiyun int m = ((rval & CCM_PLL4_CTRL_M_MASK) >> CCM_PLL4_CTRL_M_SHIFT) + 1;
207*4882a593Smuzhiyun const int k = 1;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return ((24000000 * n * k) >> p) / m;
210*4882a593Smuzhiyun }
211