1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * sun6i specific clock code
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2007-2012
5*4882a593Smuzhiyun * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6*4882a593Smuzhiyun * Tom Cubie <tangliang@allwinnertech.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <asm/arch/prcm.h>
17*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
clock_init_safe(void)20*4882a593Smuzhiyun void clock_init_safe(void)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
23*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #if !defined(CONFIG_MACH_SUNXI_H3_H5) && !defined(CONFIG_MACH_SUN50I)
26*4882a593Smuzhiyun struct sunxi_prcm_reg * const prcm =
27*4882a593Smuzhiyun (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Set PLL ldo voltage without this PLL6 does not work properly */
30*4882a593Smuzhiyun clrsetbits_le32(&prcm->pll_ctrl1, PRCM_PLL_CTRL_LDO_KEY_MASK,
31*4882a593Smuzhiyun PRCM_PLL_CTRL_LDO_KEY);
32*4882a593Smuzhiyun clrsetbits_le32(&prcm->pll_ctrl1, ~PRCM_PLL_CTRL_LDO_KEY_MASK,
33*4882a593Smuzhiyun PRCM_PLL_CTRL_LDO_DIGITAL_EN | PRCM_PLL_CTRL_LDO_ANALOG_EN |
34*4882a593Smuzhiyun PRCM_PLL_CTRL_EXT_OSC_EN | PRCM_PLL_CTRL_LDO_OUT_L(1140));
35*4882a593Smuzhiyun clrbits_le32(&prcm->pll_ctrl1, PRCM_PLL_CTRL_LDO_KEY_MASK);
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN8I_R40) || defined(CONFIG_MACH_SUN50I)
39*4882a593Smuzhiyun /* Set PLL lock enable bits and switch to old lock mode */
40*4882a593Smuzhiyun writel(GENMASK(12, 0), &ccm->pll_lock_ctrl);
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun clock_set_pll1(408000000);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun writel(PLL6_CFG_DEFAULT, &ccm->pll6_cfg);
46*4882a593Smuzhiyun while (!(readl(&ccm->pll6_cfg) & CCM_PLL6_CTRL_LOCK))
47*4882a593Smuzhiyun ;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun writel(AHB1_ABP1_DIV_DEFAULT, &ccm->ahb1_apb1_div);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun writel(MBUS_CLK_DEFAULT, &ccm->mbus0_clk_cfg);
52*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_MACH_SUN6I))
53*4882a593Smuzhiyun writel(MBUS_CLK_DEFAULT, &ccm->mbus1_clk_cfg);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN8I_R40) && defined(CONFIG_SUNXI_AHCI)
56*4882a593Smuzhiyun setbits_le32(&ccm->sata_pll_cfg, CCM_SATA_PLL_DEFAULT);
57*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset0_cfg, 0x1 << AHB_GATE_OFFSET_SATA);
58*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate0, 0x1 << AHB_GATE_OFFSET_SATA);
59*4882a593Smuzhiyun setbits_le32(&ccm->sata_clk_cfg, CCM_SATA_CTRL_ENABLE);
60*4882a593Smuzhiyun #endif
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun
clock_init_sec(void)64*4882a593Smuzhiyun void clock_init_sec(void)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUNXI_H3_H5
67*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
68*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
69*4882a593Smuzhiyun struct sunxi_prcm_reg * const prcm =
70*4882a593Smuzhiyun (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun setbits_le32(&ccm->ccu_sec_switch,
73*4882a593Smuzhiyun CCM_SEC_SWITCH_MBUS_NONSEC |
74*4882a593Smuzhiyun CCM_SEC_SWITCH_BUS_NONSEC |
75*4882a593Smuzhiyun CCM_SEC_SWITCH_PLL_NONSEC);
76*4882a593Smuzhiyun setbits_le32(&prcm->prcm_sec_switch,
77*4882a593Smuzhiyun PRCM_SEC_SWITCH_APB0_CLK_NONSEC |
78*4882a593Smuzhiyun PRCM_SEC_SWITCH_PLL_CFG_NONSEC |
79*4882a593Smuzhiyun PRCM_SEC_SWITCH_PWR_GATE_NONSEC);
80*4882a593Smuzhiyun #endif
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
clock_init_uart(void)83*4882a593Smuzhiyun void clock_init_uart(void)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun #if CONFIG_CONS_INDEX < 5
86*4882a593Smuzhiyun struct sunxi_ccm_reg *const ccm =
87*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* uart clock source is apb2 */
90*4882a593Smuzhiyun writel(APB2_CLK_SRC_OSC24M|
91*4882a593Smuzhiyun APB2_CLK_RATE_N_1|
92*4882a593Smuzhiyun APB2_CLK_RATE_M(1),
93*4882a593Smuzhiyun &ccm->apb2_div);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* open the clock for uart */
96*4882a593Smuzhiyun setbits_le32(&ccm->apb2_gate,
97*4882a593Smuzhiyun CLK_GATE_OPEN << (APB2_GATE_UART_SHIFT +
98*4882a593Smuzhiyun CONFIG_CONS_INDEX - 1));
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* deassert uart reset */
101*4882a593Smuzhiyun setbits_le32(&ccm->apb2_reset_cfg,
102*4882a593Smuzhiyun 1 << (APB2_RESET_UART_SHIFT +
103*4882a593Smuzhiyun CONFIG_CONS_INDEX - 1));
104*4882a593Smuzhiyun #else
105*4882a593Smuzhiyun /* enable R_PIO and R_UART clocks, and de-assert resets */
106*4882a593Smuzhiyun prcm_apb0_enable(PRCM_APB0_GATE_PIO | PRCM_APB0_GATE_UART);
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
clock_set_pll1(unsigned int clk)111*4882a593Smuzhiyun void clock_set_pll1(unsigned int clk)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
114*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
115*4882a593Smuzhiyun const int p = 0;
116*4882a593Smuzhiyun int k = 1;
117*4882a593Smuzhiyun int m = 1;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (clk > 1152000000) {
120*4882a593Smuzhiyun k = 2;
121*4882a593Smuzhiyun } else if (clk > 768000000) {
122*4882a593Smuzhiyun k = 3;
123*4882a593Smuzhiyun m = 2;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Switch to 24MHz clock while changing PLL1 */
127*4882a593Smuzhiyun writel(AXI_DIV_3 << AXI_DIV_SHIFT |
128*4882a593Smuzhiyun ATB_DIV_2 << ATB_DIV_SHIFT |
129*4882a593Smuzhiyun CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
130*4882a593Smuzhiyun &ccm->cpu_axi_cfg);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun * sun6i: PLL1 rate = ((24000000 * n * k) >> 0) / m (p is ignored)
134*4882a593Smuzhiyun * sun8i: PLL1 rate = ((24000000 * n * k) >> p) / m
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun writel(CCM_PLL1_CTRL_EN | CCM_PLL1_CTRL_P(p) |
137*4882a593Smuzhiyun CCM_PLL1_CTRL_N(clk / (24000000 * k / m)) |
138*4882a593Smuzhiyun CCM_PLL1_CTRL_K(k) | CCM_PLL1_CTRL_M(m), &ccm->pll1_cfg);
139*4882a593Smuzhiyun sdelay(200);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Switch CPU to PLL1 */
142*4882a593Smuzhiyun writel(AXI_DIV_3 << AXI_DIV_SHIFT |
143*4882a593Smuzhiyun ATB_DIV_2 << ATB_DIV_SHIFT |
144*4882a593Smuzhiyun CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT,
145*4882a593Smuzhiyun &ccm->cpu_axi_cfg);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun #endif
148*4882a593Smuzhiyun
clock_set_pll3(unsigned int clk)149*4882a593Smuzhiyun void clock_set_pll3(unsigned int clk)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
152*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
153*4882a593Smuzhiyun const int m = 8; /* 3 MHz steps just like sun4i, sun5i and sun7i */
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (clk == 0) {
156*4882a593Smuzhiyun clrbits_le32(&ccm->pll3_cfg, CCM_PLL3_CTRL_EN);
157*4882a593Smuzhiyun return;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* PLL3 rate = 24000000 * n / m */
161*4882a593Smuzhiyun writel(CCM_PLL3_CTRL_EN | CCM_PLL3_CTRL_INTEGER_MODE |
162*4882a593Smuzhiyun CCM_PLL3_CTRL_N(clk / (24000000 / m)) | CCM_PLL3_CTRL_M(m),
163*4882a593Smuzhiyun &ccm->pll3_cfg);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_DE2
clock_set_pll3_factors(int m,int n)167*4882a593Smuzhiyun void clock_set_pll3_factors(int m, int n)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
170*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* PLL3 rate = 24000000 * n / m */
173*4882a593Smuzhiyun writel(CCM_PLL3_CTRL_EN | CCM_PLL3_CTRL_INTEGER_MODE |
174*4882a593Smuzhiyun CCM_PLL3_CTRL_N(n) | CCM_PLL3_CTRL_M(m),
175*4882a593Smuzhiyun &ccm->pll3_cfg);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun while (!(readl(&ccm->pll3_cfg) & CCM_PLL3_CTRL_LOCK))
178*4882a593Smuzhiyun ;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun
clock_set_pll5(unsigned int clk,bool sigma_delta_enable)182*4882a593Smuzhiyun void clock_set_pll5(unsigned int clk, bool sigma_delta_enable)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
185*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
186*4882a593Smuzhiyun const int max_n = 32;
187*4882a593Smuzhiyun int k = 1, m = 2;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUNXI_H3_H5
190*4882a593Smuzhiyun clrsetbits_le32(&ccm->pll5_tuning_cfg, CCM_PLL5_TUN_LOCK_TIME_MASK |
191*4882a593Smuzhiyun CCM_PLL5_TUN_INIT_FREQ_MASK,
192*4882a593Smuzhiyun CCM_PLL5_TUN_LOCK_TIME(2) | CCM_PLL5_TUN_INIT_FREQ(16));
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (sigma_delta_enable)
196*4882a593Smuzhiyun writel(CCM_PLL5_PATTERN, &ccm->pll5_pattern_cfg);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* PLL5 rate = 24000000 * n * k / m */
199*4882a593Smuzhiyun if (clk > 24000000 * k * max_n / m) {
200*4882a593Smuzhiyun m = 1;
201*4882a593Smuzhiyun if (clk > 24000000 * k * max_n / m)
202*4882a593Smuzhiyun k = 2;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun writel(CCM_PLL5_CTRL_EN |
205*4882a593Smuzhiyun (sigma_delta_enable ? CCM_PLL5_CTRL_SIGMA_DELTA_EN : 0) |
206*4882a593Smuzhiyun CCM_PLL5_CTRL_UPD |
207*4882a593Smuzhiyun CCM_PLL5_CTRL_N(clk / (24000000 * k / m)) |
208*4882a593Smuzhiyun CCM_PLL5_CTRL_K(k) | CCM_PLL5_CTRL_M(m), &ccm->pll5_cfg);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun udelay(5500);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN6I
clock_set_mipi_pll(unsigned int clk)214*4882a593Smuzhiyun void clock_set_mipi_pll(unsigned int clk)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
217*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
218*4882a593Smuzhiyun unsigned int k, m, n, value, diff;
219*4882a593Smuzhiyun unsigned best_k = 0, best_m = 0, best_n = 0, best_diff = 0xffffffff;
220*4882a593Smuzhiyun unsigned int src = clock_get_pll3();
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* All calculations are in KHz to avoid overflows */
223*4882a593Smuzhiyun clk /= 1000;
224*4882a593Smuzhiyun src /= 1000;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* Pick the closest lower clock */
227*4882a593Smuzhiyun for (k = 1; k <= 4; k++) {
228*4882a593Smuzhiyun for (m = 1; m <= 16; m++) {
229*4882a593Smuzhiyun for (n = 1; n <= 16; n++) {
230*4882a593Smuzhiyun value = src * n * k / m;
231*4882a593Smuzhiyun if (value > clk)
232*4882a593Smuzhiyun continue;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun diff = clk - value;
235*4882a593Smuzhiyun if (diff < best_diff) {
236*4882a593Smuzhiyun best_diff = diff;
237*4882a593Smuzhiyun best_k = k;
238*4882a593Smuzhiyun best_m = m;
239*4882a593Smuzhiyun best_n = n;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun if (diff == 0)
242*4882a593Smuzhiyun goto done;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun done:
248*4882a593Smuzhiyun writel(CCM_MIPI_PLL_CTRL_EN | CCM_MIPI_PLL_CTRL_LDO_EN |
249*4882a593Smuzhiyun CCM_MIPI_PLL_CTRL_N(best_n) | CCM_MIPI_PLL_CTRL_K(best_k) |
250*4882a593Smuzhiyun CCM_MIPI_PLL_CTRL_M(best_m), &ccm->mipi_pll_cfg);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun #endif
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_DE2
clock_set_pll10(unsigned int clk)255*4882a593Smuzhiyun void clock_set_pll10(unsigned int clk)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
258*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
259*4882a593Smuzhiyun const int m = 2; /* 12 MHz steps */
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (clk == 0) {
262*4882a593Smuzhiyun clrbits_le32(&ccm->pll10_cfg, CCM_PLL10_CTRL_EN);
263*4882a593Smuzhiyun return;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* PLL10 rate = 24000000 * n / m */
267*4882a593Smuzhiyun writel(CCM_PLL10_CTRL_EN | CCM_PLL10_CTRL_INTEGER_MODE |
268*4882a593Smuzhiyun CCM_PLL10_CTRL_N(clk / (24000000 / m)) | CCM_PLL10_CTRL_M(m),
269*4882a593Smuzhiyun &ccm->pll10_cfg);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun while (!(readl(&ccm->pll10_cfg) & CCM_PLL10_CTRL_LOCK))
272*4882a593Smuzhiyun ;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun #endif
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN8I_A33) || \
277*4882a593Smuzhiyun defined(CONFIG_MACH_SUN8I_R40) || \
278*4882a593Smuzhiyun defined(CONFIG_MACH_SUN50I)
clock_set_pll11(unsigned int clk,bool sigma_delta_enable)279*4882a593Smuzhiyun void clock_set_pll11(unsigned int clk, bool sigma_delta_enable)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
282*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (sigma_delta_enable)
285*4882a593Smuzhiyun writel(CCM_PLL11_PATTERN, &ccm->pll11_pattern_cfg0);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun writel(CCM_PLL11_CTRL_EN | CCM_PLL11_CTRL_UPD |
288*4882a593Smuzhiyun (sigma_delta_enable ? CCM_PLL11_CTRL_SIGMA_DELTA_EN : 0) |
289*4882a593Smuzhiyun CCM_PLL11_CTRL_N(clk / 24000000), &ccm->pll11_cfg);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun while (readl(&ccm->pll11_cfg) & CCM_PLL11_CTRL_UPD)
292*4882a593Smuzhiyun ;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun #endif
295*4882a593Smuzhiyun
clock_get_pll3(void)296*4882a593Smuzhiyun unsigned int clock_get_pll3(void)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct sunxi_ccm_reg *const ccm =
299*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
300*4882a593Smuzhiyun uint32_t rval = readl(&ccm->pll3_cfg);
301*4882a593Smuzhiyun int n = ((rval & CCM_PLL3_CTRL_N_MASK) >> CCM_PLL3_CTRL_N_SHIFT) + 1;
302*4882a593Smuzhiyun int m = ((rval & CCM_PLL3_CTRL_M_MASK) >> CCM_PLL3_CTRL_M_SHIFT) + 1;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* Multiply by 1000 after dividing by m to avoid integer overflows */
305*4882a593Smuzhiyun return (24000 * n / m) * 1000;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
clock_get_pll6(void)308*4882a593Smuzhiyun unsigned int clock_get_pll6(void)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun struct sunxi_ccm_reg *const ccm =
311*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
312*4882a593Smuzhiyun uint32_t rval = readl(&ccm->pll6_cfg);
313*4882a593Smuzhiyun int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT) + 1;
314*4882a593Smuzhiyun int k = ((rval & CCM_PLL6_CTRL_K_MASK) >> CCM_PLL6_CTRL_K_SHIFT) + 1;
315*4882a593Smuzhiyun return 24000000 * n * k / 2;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
clock_get_mipi_pll(void)318*4882a593Smuzhiyun unsigned int clock_get_mipi_pll(void)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun struct sunxi_ccm_reg *const ccm =
321*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
322*4882a593Smuzhiyun uint32_t rval = readl(&ccm->mipi_pll_cfg);
323*4882a593Smuzhiyun unsigned int n = ((rval & CCM_MIPI_PLL_CTRL_N_MASK) >> CCM_MIPI_PLL_CTRL_N_SHIFT) + 1;
324*4882a593Smuzhiyun unsigned int k = ((rval & CCM_MIPI_PLL_CTRL_K_MASK) >> CCM_MIPI_PLL_CTRL_K_SHIFT) + 1;
325*4882a593Smuzhiyun unsigned int m = ((rval & CCM_MIPI_PLL_CTRL_M_MASK) >> CCM_MIPI_PLL_CTRL_M_SHIFT) + 1;
326*4882a593Smuzhiyun unsigned int src = clock_get_pll3();
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* Multiply by 1000 after dividing by m to avoid integer overflows */
329*4882a593Smuzhiyun return ((src / 1000) * n * k / m) * 1000;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
clock_set_de_mod_clock(u32 * clk_cfg,unsigned int hz)332*4882a593Smuzhiyun void clock_set_de_mod_clock(u32 *clk_cfg, unsigned int hz)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun int pll = clock_get_pll6() * 2;
335*4882a593Smuzhiyun int div = 1;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun while ((pll / div) > hz)
338*4882a593Smuzhiyun div++;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun writel(CCM_DE_CTRL_GATE | CCM_DE_CTRL_PLL6_2X | CCM_DE_CTRL_M(div),
341*4882a593Smuzhiyun clk_cfg);
342*4882a593Smuzhiyun }
343