1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * sun4i, sun5i and sun7i specific clock code
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2007-2012
5*4882a593Smuzhiyun * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6*4882a593Smuzhiyun * Tom Cubie <tangliang@allwinnertech.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <asm/arch/gpio.h>
17*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
clock_init_safe(void)20*4882a593Smuzhiyun void clock_init_safe(void)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
23*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* Set safe defaults until PMU is configured */
26*4882a593Smuzhiyun writel(AXI_DIV_1 << AXI_DIV_SHIFT |
27*4882a593Smuzhiyun AHB_DIV_2 << AHB_DIV_SHIFT |
28*4882a593Smuzhiyun APB0_DIV_1 << APB0_DIV_SHIFT |
29*4882a593Smuzhiyun CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
30*4882a593Smuzhiyun &ccm->cpu_ahb_apb0_cfg);
31*4882a593Smuzhiyun writel(PLL1_CFG_DEFAULT, &ccm->pll1_cfg);
32*4882a593Smuzhiyun sdelay(200);
33*4882a593Smuzhiyun writel(AXI_DIV_1 << AXI_DIV_SHIFT |
34*4882a593Smuzhiyun AHB_DIV_2 << AHB_DIV_SHIFT |
35*4882a593Smuzhiyun APB0_DIV_1 << APB0_DIV_SHIFT |
36*4882a593Smuzhiyun CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT,
37*4882a593Smuzhiyun &ccm->cpu_ahb_apb0_cfg);
38*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN7I
39*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate0, 0x1 << AHB_GATE_OFFSET_DMA);
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun writel(PLL6_CFG_DEFAULT, &ccm->pll6_cfg);
42*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_AHCI
43*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate0, 0x1 << AHB_GATE_OFFSET_SATA);
44*4882a593Smuzhiyun setbits_le32(&ccm->pll6_cfg, 0x1 << CCM_PLL6_CTRL_SATA_EN_SHIFT);
45*4882a593Smuzhiyun #endif
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun
clock_init_uart(void)49*4882a593Smuzhiyun void clock_init_uart(void)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun struct sunxi_ccm_reg *const ccm =
52*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* uart clock source is apb1 */
55*4882a593Smuzhiyun writel(APB1_CLK_SRC_OSC24M|
56*4882a593Smuzhiyun APB1_CLK_RATE_N_1|
57*4882a593Smuzhiyun APB1_CLK_RATE_M(1),
58*4882a593Smuzhiyun &ccm->apb1_clk_div_cfg);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* open the clock for uart */
61*4882a593Smuzhiyun setbits_le32(&ccm->apb1_gate,
62*4882a593Smuzhiyun CLK_GATE_OPEN << (APB1_GATE_UART_SHIFT+CONFIG_CONS_INDEX - 1));
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
clock_twi_onoff(int port,int state)65*4882a593Smuzhiyun int clock_twi_onoff(int port, int state)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct sunxi_ccm_reg *const ccm =
68*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* set the apb clock gate for twi */
71*4882a593Smuzhiyun if (state)
72*4882a593Smuzhiyun setbits_le32(&ccm->apb1_gate,
73*4882a593Smuzhiyun CLK_GATE_OPEN << (APB1_GATE_TWI_SHIFT + port));
74*4882a593Smuzhiyun else
75*4882a593Smuzhiyun clrbits_le32(&ccm->apb1_gate,
76*4882a593Smuzhiyun CLK_GATE_OPEN << (APB1_GATE_TWI_SHIFT + port));
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun return 0;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
82*4882a593Smuzhiyun #define PLL1_CFG(N, K, M, P) ( 1 << CCM_PLL1_CFG_ENABLE_SHIFT | \
83*4882a593Smuzhiyun 0 << CCM_PLL1_CFG_VCO_RST_SHIFT | \
84*4882a593Smuzhiyun 8 << CCM_PLL1_CFG_VCO_BIAS_SHIFT | \
85*4882a593Smuzhiyun 0 << CCM_PLL1_CFG_PLL4_EXCH_SHIFT | \
86*4882a593Smuzhiyun 16 << CCM_PLL1_CFG_BIAS_CUR_SHIFT | \
87*4882a593Smuzhiyun (P)<< CCM_PLL1_CFG_DIVP_SHIFT | \
88*4882a593Smuzhiyun 2 << CCM_PLL1_CFG_LCK_TMR_SHIFT | \
89*4882a593Smuzhiyun (N)<< CCM_PLL1_CFG_FACTOR_N_SHIFT | \
90*4882a593Smuzhiyun (K)<< CCM_PLL1_CFG_FACTOR_K_SHIFT | \
91*4882a593Smuzhiyun 0 << CCM_PLL1_CFG_SIG_DELT_PAT_IN_SHIFT | \
92*4882a593Smuzhiyun 0 << CCM_PLL1_CFG_SIG_DELT_PAT_EN_SHIFT | \
93*4882a593Smuzhiyun (M)<< CCM_PLL1_CFG_FACTOR_M_SHIFT)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static struct {
96*4882a593Smuzhiyun u32 pll1_cfg;
97*4882a593Smuzhiyun unsigned int freq;
98*4882a593Smuzhiyun } pll1_para[] = {
99*4882a593Smuzhiyun /* This array must be ordered by frequency. */
100*4882a593Smuzhiyun { PLL1_CFG(31, 1, 0, 0), 1488000000},
101*4882a593Smuzhiyun { PLL1_CFG(30, 1, 0, 0), 1440000000},
102*4882a593Smuzhiyun { PLL1_CFG(29, 1, 0, 0), 1392000000},
103*4882a593Smuzhiyun { PLL1_CFG(28, 1, 0, 0), 1344000000},
104*4882a593Smuzhiyun { PLL1_CFG(27, 1, 0, 0), 1296000000},
105*4882a593Smuzhiyun { PLL1_CFG(26, 1, 0, 0), 1248000000},
106*4882a593Smuzhiyun { PLL1_CFG(25, 1, 0, 0), 1200000000},
107*4882a593Smuzhiyun { PLL1_CFG(24, 1, 0, 0), 1152000000},
108*4882a593Smuzhiyun { PLL1_CFG(23, 1, 0, 0), 1104000000},
109*4882a593Smuzhiyun { PLL1_CFG(22, 1, 0, 0), 1056000000},
110*4882a593Smuzhiyun { PLL1_CFG(21, 1, 0, 0), 1008000000},
111*4882a593Smuzhiyun { PLL1_CFG(20, 1, 0, 0), 960000000 },
112*4882a593Smuzhiyun { PLL1_CFG(19, 1, 0, 0), 912000000 },
113*4882a593Smuzhiyun { PLL1_CFG(16, 1, 0, 0), 768000000 },
114*4882a593Smuzhiyun /* Final catchall entry 384MHz*/
115*4882a593Smuzhiyun { PLL1_CFG(16, 0, 0, 0), 0 },
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
clock_set_pll1(unsigned int hz)119*4882a593Smuzhiyun void clock_set_pll1(unsigned int hz)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun int i = 0;
122*4882a593Smuzhiyun int axi, ahb, apb0;
123*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
124*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Find target frequency */
127*4882a593Smuzhiyun while (pll1_para[i].freq > hz)
128*4882a593Smuzhiyun i++;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun hz = pll1_para[i].freq;
131*4882a593Smuzhiyun if (! hz)
132*4882a593Smuzhiyun hz = 384000000;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* Calculate system clock divisors */
135*4882a593Smuzhiyun axi = DIV_ROUND_UP(hz, 432000000); /* Max 450MHz */
136*4882a593Smuzhiyun ahb = DIV_ROUND_UP(hz/axi, 204000000); /* Max 250MHz */
137*4882a593Smuzhiyun apb0 = 2; /* Max 150MHz */
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun printf("CPU: %uHz, AXI/AHB/APB: %d/%d/%d\n", hz, axi, ahb, apb0);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Map divisors to register values */
142*4882a593Smuzhiyun axi = axi - 1;
143*4882a593Smuzhiyun if (ahb > 4)
144*4882a593Smuzhiyun ahb = 3;
145*4882a593Smuzhiyun else if (ahb > 2)
146*4882a593Smuzhiyun ahb = 2;
147*4882a593Smuzhiyun else if (ahb > 1)
148*4882a593Smuzhiyun ahb = 1;
149*4882a593Smuzhiyun else
150*4882a593Smuzhiyun ahb = 0;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun apb0 = apb0 - 1;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Switch to 24MHz clock while changing PLL1 */
155*4882a593Smuzhiyun writel(AXI_DIV_1 << AXI_DIV_SHIFT |
156*4882a593Smuzhiyun AHB_DIV_2 << AHB_DIV_SHIFT |
157*4882a593Smuzhiyun APB0_DIV_1 << APB0_DIV_SHIFT |
158*4882a593Smuzhiyun CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
159*4882a593Smuzhiyun &ccm->cpu_ahb_apb0_cfg);
160*4882a593Smuzhiyun sdelay(20);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* Configure sys clock divisors */
163*4882a593Smuzhiyun writel(axi << AXI_DIV_SHIFT |
164*4882a593Smuzhiyun ahb << AHB_DIV_SHIFT |
165*4882a593Smuzhiyun apb0 << APB0_DIV_SHIFT |
166*4882a593Smuzhiyun CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
167*4882a593Smuzhiyun &ccm->cpu_ahb_apb0_cfg);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Configure PLL1 at the desired frequency */
170*4882a593Smuzhiyun writel(pll1_para[i].pll1_cfg, &ccm->pll1_cfg);
171*4882a593Smuzhiyun sdelay(200);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* Switch CPU to PLL1 */
174*4882a593Smuzhiyun writel(axi << AXI_DIV_SHIFT |
175*4882a593Smuzhiyun ahb << AHB_DIV_SHIFT |
176*4882a593Smuzhiyun apb0 << APB0_DIV_SHIFT |
177*4882a593Smuzhiyun CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT,
178*4882a593Smuzhiyun &ccm->cpu_ahb_apb0_cfg);
179*4882a593Smuzhiyun sdelay(20);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun #endif
182*4882a593Smuzhiyun
clock_set_pll3(unsigned int clk)183*4882a593Smuzhiyun void clock_set_pll3(unsigned int clk)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
186*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (clk == 0) {
189*4882a593Smuzhiyun clrbits_le32(&ccm->pll3_cfg, CCM_PLL3_CTRL_EN);
190*4882a593Smuzhiyun return;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* PLL3 rate = 3000000 * m */
194*4882a593Smuzhiyun writel(CCM_PLL3_CTRL_EN | CCM_PLL3_CTRL_INTEGER_MODE |
195*4882a593Smuzhiyun CCM_PLL3_CTRL_M(clk / 3000000), &ccm->pll3_cfg);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
clock_get_pll3(void)198*4882a593Smuzhiyun unsigned int clock_get_pll3(void)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct sunxi_ccm_reg *const ccm =
201*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
202*4882a593Smuzhiyun uint32_t rval = readl(&ccm->pll3_cfg);
203*4882a593Smuzhiyun int m = ((rval & CCM_PLL3_CTRL_M_MASK) >> CCM_PLL3_CTRL_M_SHIFT);
204*4882a593Smuzhiyun return 3000000 * m;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
clock_get_pll5p(void)207*4882a593Smuzhiyun unsigned int clock_get_pll5p(void)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct sunxi_ccm_reg *const ccm =
210*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
211*4882a593Smuzhiyun uint32_t rval = readl(&ccm->pll5_cfg);
212*4882a593Smuzhiyun int n = ((rval & CCM_PLL5_CTRL_N_MASK) >> CCM_PLL5_CTRL_N_SHIFT);
213*4882a593Smuzhiyun int k = ((rval & CCM_PLL5_CTRL_K_MASK) >> CCM_PLL5_CTRL_K_SHIFT) + 1;
214*4882a593Smuzhiyun int p = ((rval & CCM_PLL5_CTRL_P_MASK) >> CCM_PLL5_CTRL_P_SHIFT);
215*4882a593Smuzhiyun return (24000000 * n * k) >> p;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
clock_get_pll6(void)218*4882a593Smuzhiyun unsigned int clock_get_pll6(void)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun struct sunxi_ccm_reg *const ccm =
221*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
222*4882a593Smuzhiyun uint32_t rval = readl(&ccm->pll6_cfg);
223*4882a593Smuzhiyun int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT);
224*4882a593Smuzhiyun int k = ((rval & CCM_PLL6_CTRL_K_MASK) >> CCM_PLL6_CTRL_K_SHIFT) + 1;
225*4882a593Smuzhiyun return 24000000 * n * k / 2;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
clock_set_de_mod_clock(u32 * clk_cfg,unsigned int hz)228*4882a593Smuzhiyun void clock_set_de_mod_clock(u32 *clk_cfg, unsigned int hz)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun int pll = clock_get_pll5p();
231*4882a593Smuzhiyun int div = 1;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun while ((pll / div) > hz)
234*4882a593Smuzhiyun div++;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun writel(CCM_DE_CTRL_GATE | CCM_DE_CTRL_RST | CCM_DE_CTRL_PLL5P |
237*4882a593Smuzhiyun CCM_DE_CTRL_M(div), clk_cfg);
238*4882a593Smuzhiyun }
239