1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2007-2011
5*4882a593Smuzhiyun * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6*4882a593Smuzhiyun * Tom Cubie <tangliang@allwinnertech.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Some init for sunxi platform.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <mmc.h>
15*4882a593Smuzhiyun #include <i2c.h>
16*4882a593Smuzhiyun #include <serial.h>
17*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
18*4882a593Smuzhiyun #include <spl.h>
19*4882a593Smuzhiyun #endif
20*4882a593Smuzhiyun #include <asm/gpio.h>
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include <asm/arch/clock.h>
23*4882a593Smuzhiyun #include <asm/arch/gpio.h>
24*4882a593Smuzhiyun #include <asm/arch/spl.h>
25*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
26*4882a593Smuzhiyun #include <asm/arch/timer.h>
27*4882a593Smuzhiyun #include <asm/arch/tzpc.h>
28*4882a593Smuzhiyun #include <asm/arch/mmc.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <linux/compiler.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct fel_stash {
33*4882a593Smuzhiyun uint32_t sp;
34*4882a593Smuzhiyun uint32_t lr;
35*4882a593Smuzhiyun uint32_t cpsr;
36*4882a593Smuzhiyun uint32_t sctlr;
37*4882a593Smuzhiyun uint32_t vbar;
38*4882a593Smuzhiyun uint32_t cr;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun struct fel_stash fel_stash __attribute__((section(".data")));
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #ifdef CONFIG_ARM64
44*4882a593Smuzhiyun #include <asm/armv8/mmu.h>
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static struct mm_region sunxi_mem_map[] = {
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun /* SRAM, MMIO regions */
49*4882a593Smuzhiyun .virt = 0x0UL,
50*4882a593Smuzhiyun .phys = 0x0UL,
51*4882a593Smuzhiyun .size = 0x40000000UL,
52*4882a593Smuzhiyun .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
53*4882a593Smuzhiyun PTE_BLOCK_NON_SHARE
54*4882a593Smuzhiyun }, {
55*4882a593Smuzhiyun /* RAM */
56*4882a593Smuzhiyun .virt = 0x40000000UL,
57*4882a593Smuzhiyun .phys = 0x40000000UL,
58*4882a593Smuzhiyun .size = 0x80000000UL,
59*4882a593Smuzhiyun .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
60*4882a593Smuzhiyun PTE_BLOCK_INNER_SHARE
61*4882a593Smuzhiyun }, {
62*4882a593Smuzhiyun /* List terminator */
63*4882a593Smuzhiyun 0,
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun struct mm_region *mem_map = sunxi_mem_map;
67*4882a593Smuzhiyun #endif
68*4882a593Smuzhiyun
gpio_init(void)69*4882a593Smuzhiyun static int gpio_init(void)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun #if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
72*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN4I) || \
73*4882a593Smuzhiyun defined(CONFIG_MACH_SUN7I) || \
74*4882a593Smuzhiyun defined(CONFIG_MACH_SUN8I_R40)
75*4882a593Smuzhiyun /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
76*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
77*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN8I) && !defined(CONFIG_MACH_SUN8I_R40)
80*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
81*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
82*4882a593Smuzhiyun #else
83*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
84*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
85*4882a593Smuzhiyun #endif
86*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
87*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || \
88*4882a593Smuzhiyun defined(CONFIG_MACH_SUN7I) || \
89*4882a593Smuzhiyun defined(CONFIG_MACH_SUN8I_R40))
90*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
91*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
92*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
93*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
94*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
95*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
96*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
97*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
98*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
99*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
100*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
101*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
102*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
103*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
104*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
105*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNXI_H3_H5)
106*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0);
107*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0);
108*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP);
109*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I)
110*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN50I_GPB_UART0);
111*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN50I_GPB_UART0);
112*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
113*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T)
114*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0);
115*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0);
116*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP);
117*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_V3S)
118*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN8I_V3S_GPB_UART0);
119*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_V3S_GPB_UART0);
120*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
121*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
122*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
123*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
124*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
125*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
126*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
127*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
128*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
129*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
130*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
131*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
132*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
133*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
134*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
135*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
136*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
137*4882a593Smuzhiyun #else
138*4882a593Smuzhiyun #error Unsupported console port number. Please fix pin mux settings in board.c
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #if defined(CONFIG_SPL_BOARD_LOAD_IMAGE) && defined(CONFIG_SPL_BUILD)
spl_board_load_image(struct spl_image_info * spl_image,struct spl_boot_device * bootdev)145*4882a593Smuzhiyun static int spl_board_load_image(struct spl_image_info *spl_image,
146*4882a593Smuzhiyun struct spl_boot_device *bootdev)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
149*4882a593Smuzhiyun return_to_fel(fel_stash.sp, fel_stash.lr);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun SPL_LOAD_IMAGE_METHOD("FEL", 0, BOOT_DEVICE_BOARD, spl_board_load_image);
154*4882a593Smuzhiyun #endif
155*4882a593Smuzhiyun
s_init(void)156*4882a593Smuzhiyun void s_init(void)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Undocumented magic taken from boot0, without this DRAM
160*4882a593Smuzhiyun * access gets messed up (seems cache related).
161*4882a593Smuzhiyun * The boot0 sources describe this as: "config ema for cache sram"
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun #if defined CONFIG_MACH_SUN6I
164*4882a593Smuzhiyun setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
165*4882a593Smuzhiyun #elif defined CONFIG_MACH_SUN8I
166*4882a593Smuzhiyun __maybe_unused uint version;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Unlock sram version info reg, read it, relock */
169*4882a593Smuzhiyun setbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
170*4882a593Smuzhiyun version = readl(SUNXI_SRAMC_BASE + 0x24) >> 16;
171*4882a593Smuzhiyun clrbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun * Ideally this would be a switch case, but we do not know exactly
175*4882a593Smuzhiyun * which versions there are and which version needs which settings,
176*4882a593Smuzhiyun * so reproduce the per SoC code from the BSP.
177*4882a593Smuzhiyun */
178*4882a593Smuzhiyun #if defined CONFIG_MACH_SUN8I_A23
179*4882a593Smuzhiyun if (version == 0x1650)
180*4882a593Smuzhiyun setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
181*4882a593Smuzhiyun else /* 0x1661 ? */
182*4882a593Smuzhiyun setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
183*4882a593Smuzhiyun #elif defined CONFIG_MACH_SUN8I_A33
184*4882a593Smuzhiyun if (version != 0x1667)
185*4882a593Smuzhiyun setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
186*4882a593Smuzhiyun #endif
187*4882a593Smuzhiyun /* A83T BSP never modifies SUNXI_SRAMC_BASE + 0x44 */
188*4882a593Smuzhiyun /* No H3 BSP, boot0 seems to not modify SUNXI_SRAMC_BASE + 0x44 */
189*4882a593Smuzhiyun #endif
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun #if !defined(CONFIG_ARM_CORTEX_CPU_IS_UP) && !defined(CONFIG_ARM64)
192*4882a593Smuzhiyun /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
193*4882a593Smuzhiyun asm volatile(
194*4882a593Smuzhiyun "mrc p15, 0, r0, c1, c0, 1\n"
195*4882a593Smuzhiyun "orr r0, r0, #1 << 6\n"
196*4882a593Smuzhiyun "mcr p15, 0, r0, c1, c0, 1\n"
197*4882a593Smuzhiyun ::: "r0");
198*4882a593Smuzhiyun #endif
199*4882a593Smuzhiyun #if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_H3
200*4882a593Smuzhiyun /* Enable non-secure access to some peripherals */
201*4882a593Smuzhiyun tzpc_init();
202*4882a593Smuzhiyun #endif
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun clock_init();
205*4882a593Smuzhiyun timer_init();
206*4882a593Smuzhiyun gpio_init();
207*4882a593Smuzhiyun #ifndef CONFIG_DM_I2C
208*4882a593Smuzhiyun i2c_init_board();
209*4882a593Smuzhiyun #endif
210*4882a593Smuzhiyun eth_init_board();
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
214*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* The sunxi internal brom will try to loader external bootloader
217*4882a593Smuzhiyun * from mmc0, nand flash, mmc2.
218*4882a593Smuzhiyun */
spl_boot_device(void)219*4882a593Smuzhiyun u32 spl_boot_device(void)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun int boot_source;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * When booting from the SD card or NAND memory, the "eGON.BT0"
225*4882a593Smuzhiyun * signature is expected to be found in memory at the address 0x0004
226*4882a593Smuzhiyun * (see the "mksunxiboot" tool, which generates this header).
227*4882a593Smuzhiyun *
228*4882a593Smuzhiyun * When booting in the FEL mode over USB, this signature is patched in
229*4882a593Smuzhiyun * memory and replaced with something else by the 'fel' tool. This other
230*4882a593Smuzhiyun * signature is selected in such a way, that it can't be present in a
231*4882a593Smuzhiyun * valid bootable SD card image (because the BROM would refuse to
232*4882a593Smuzhiyun * execute the SPL in this case).
233*4882a593Smuzhiyun *
234*4882a593Smuzhiyun * This checks for the signature and if it is not found returns to
235*4882a593Smuzhiyun * the FEL code in the BROM to wait and receive the main u-boot
236*4882a593Smuzhiyun * binary over USB. If it is found, it determines where SPL was
237*4882a593Smuzhiyun * read from.
238*4882a593Smuzhiyun */
239*4882a593Smuzhiyun if (!is_boot0_magic(SPL_ADDR + 4)) /* eGON.BT0 */
240*4882a593Smuzhiyun return BOOT_DEVICE_BOARD;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun boot_source = readb(SPL_ADDR + 0x28);
243*4882a593Smuzhiyun switch (boot_source) {
244*4882a593Smuzhiyun case SUNXI_BOOTED_FROM_MMC0:
245*4882a593Smuzhiyun return BOOT_DEVICE_MMC1;
246*4882a593Smuzhiyun case SUNXI_BOOTED_FROM_NAND:
247*4882a593Smuzhiyun return BOOT_DEVICE_NAND;
248*4882a593Smuzhiyun case SUNXI_BOOTED_FROM_MMC2:
249*4882a593Smuzhiyun return BOOT_DEVICE_MMC2;
250*4882a593Smuzhiyun case SUNXI_BOOTED_FROM_SPI:
251*4882a593Smuzhiyun return BOOT_DEVICE_SPI;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun panic("Unknown boot source %d\n", boot_source);
255*4882a593Smuzhiyun return -1; /* Never reached */
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* No confirmation data available in SPL yet. Hardcode bootmode */
spl_boot_mode(const u32 boot_device)259*4882a593Smuzhiyun u32 spl_boot_mode(const u32 boot_device)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun return MMCSD_MODE_RAW;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
board_init_f(ulong dummy)264*4882a593Smuzhiyun void board_init_f(ulong dummy)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun spl_init();
267*4882a593Smuzhiyun preloader_console_init();
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun #ifdef CONFIG_SPL_I2C_SUPPORT
270*4882a593Smuzhiyun /* Needed early by sunxi_board_init if PMU is enabled */
271*4882a593Smuzhiyun i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
272*4882a593Smuzhiyun #endif
273*4882a593Smuzhiyun sunxi_board_init();
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun #endif
276*4882a593Smuzhiyun
reset_cpu(ulong addr)277*4882a593Smuzhiyun void reset_cpu(ulong addr)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun #if defined(CONFIG_SUNXI_GEN_SUN4I) || defined(CONFIG_MACH_SUN8I_R40)
280*4882a593Smuzhiyun static const struct sunxi_wdog *wdog =
281*4882a593Smuzhiyun &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* Set the watchdog for its shortest interval (.5s) and wait */
284*4882a593Smuzhiyun writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
285*4882a593Smuzhiyun writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun while (1) {
288*4882a593Smuzhiyun /* sun5i sometimes gets stuck without this */
289*4882a593Smuzhiyun writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun #elif defined(CONFIG_SUNXI_GEN_SUN6I)
292*4882a593Smuzhiyun static const struct sunxi_wdog *wdog =
293*4882a593Smuzhiyun ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Set the watchdog for its shortest interval (.5s) and wait */
296*4882a593Smuzhiyun writel(WDT_CFG_RESET, &wdog->cfg);
297*4882a593Smuzhiyun writel(WDT_MODE_EN, &wdog->mode);
298*4882a593Smuzhiyun writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
299*4882a593Smuzhiyun while (1) { }
300*4882a593Smuzhiyun #endif
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun #if !defined(CONFIG_SYS_DCACHE_OFF) && !defined(CONFIG_ARM64)
enable_caches(void)304*4882a593Smuzhiyun void enable_caches(void)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun /* Enable D-cache. I-cache is already enabled in start.S */
307*4882a593Smuzhiyun dcache_enable();
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun #endif
310