1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015 Marek Vasut <marex@denx.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <errno.h>
9*4882a593Smuzhiyun #include <asm/arch/sdram.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /* Board-specific header. */
12*4882a593Smuzhiyun #include <qts/sdram_config.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun static const struct socfpga_sdram_config sdram_config = {
15*4882a593Smuzhiyun .ctrl_cfg =
16*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_MEMTYPE <<
17*4882a593Smuzhiyun SDR_CTRLGRP_CTRLCFG_MEMTYPE_LSB) |
18*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_MEMBL <<
19*4882a593Smuzhiyun SDR_CTRLGRP_CTRLCFG_MEMBL_LSB) |
20*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER <<
21*4882a593Smuzhiyun SDR_CTRLGRP_CTRLCFG_ADDRORDER_LSB) |
22*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN <<
23*4882a593Smuzhiyun SDR_CTRLGRP_CTRLCFG_ECCEN_LSB) |
24*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN <<
25*4882a593Smuzhiyun SDR_CTRLGRP_CTRLCFG_ECCCORREN_LSB) |
26*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_REORDEREN <<
27*4882a593Smuzhiyun SDR_CTRLGRP_CTRLCFG_REORDEREN_LSB) |
28*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_STARVELIMIT <<
29*4882a593Smuzhiyun SDR_CTRLGRP_CTRLCFG_STARVELIMIT_LSB) |
30*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN <<
31*4882a593Smuzhiyun SDR_CTRLGRP_CTRLCFG_DQSTRKEN_LSB) |
32*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS <<
33*4882a593Smuzhiyun SDR_CTRLGRP_CTRLCFG_NODMPINS_LSB),
34*4882a593Smuzhiyun .dram_timing1 =
35*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TCWL <<
36*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING1_TCWL_LSB) |
37*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_AL <<
38*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING1_TAL_LSB) |
39*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TCL <<
40*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING1_TCL_LSB) |
41*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TRRD <<
42*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING1_TRRD_LSB) |
43*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TFAW <<
44*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING1_TFAW_LSB) |
45*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TRFC <<
46*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING1_TRFC_LSB),
47*4882a593Smuzhiyun .dram_timing2 =
48*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TREFI <<
49*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING2_TREFI_LSB) |
50*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TRCD <<
51*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING2_TRCD_LSB) |
52*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TRP <<
53*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING2_TRP_LSB) |
54*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TWR <<
55*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING2_TWR_LSB) |
56*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TWTR <<
57*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING2_TWTR_LSB),
58*4882a593Smuzhiyun .dram_timing3 =
59*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRTP <<
60*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING3_TRTP_LSB) |
61*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRAS <<
62*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING3_TRAS_LSB) |
63*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC <<
64*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING3_TRC_LSB) |
65*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TMRD <<
66*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING3_TMRD_LSB) |
67*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TCCD <<
68*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING3_TCCD_LSB),
69*4882a593Smuzhiyun .dram_timing4 =
70*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING4_SELFRFSHEXIT <<
71*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING4_SELFRFSHEXIT_LSB) |
72*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING4_PWRDOWNEXIT <<
73*4882a593Smuzhiyun SDR_CTRLGRP_DRAMTIMING4_PWRDOWNEXIT_LSB),
74*4882a593Smuzhiyun .lowpwr_timing =
75*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_LOWPWRTIMING_AUTOPDCYCLES <<
76*4882a593Smuzhiyun SDR_CTRLGRP_LOWPWRTIMING_AUTOPDCYCLES_LSB) |
77*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_LOWPWRTIMING_CLKDISABLECYCLES <<
78*4882a593Smuzhiyun SDR_CTRLGRP_LOWPWRTIMING_CLKDISABLECYCLES_LSB),
79*4882a593Smuzhiyun .dram_odt =
80*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMODT_READ <<
81*4882a593Smuzhiyun SDR_CTRLGRP_DRAMODT_READ_LSB) |
82*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMODT_WRITE <<
83*4882a593Smuzhiyun SDR_CTRLGRP_DRAMODT_WRITE_LSB),
84*4882a593Smuzhiyun .extratime1 =
85*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_EXTRATIME1_CFG_EXTRA_CTL_CLK_RD_TO_WR <<
86*4882a593Smuzhiyun SDR_CTRLGRP_EXTRATIME1_RD_TO_WR_LSB) |
87*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_EXTRATIME1_CFG_EXTRA_CTL_CLK_RD_TO_WR_BC <<
88*4882a593Smuzhiyun SDR_CTRLGRP_EXTRATIME1_RD_TO_WR_BC_LSB) |
89*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_EXTRATIME1_CFG_EXTRA_CTL_CLK_RD_TO_WR_DIFF_CHIP <<
90*4882a593Smuzhiyun SDR_CTRLGRP_EXTRATIME1_RD_TO_WR_DIFF_LSB),
91*4882a593Smuzhiyun .dram_addrw =
92*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_COLBITS <<
93*4882a593Smuzhiyun SDR_CTRLGRP_DRAMADDRW_COLBITS_LSB) |
94*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_ROWBITS <<
95*4882a593Smuzhiyun SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB) |
96*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_BANKBITS <<
97*4882a593Smuzhiyun SDR_CTRLGRP_DRAMADDRW_BANKBITS_LSB) |
98*4882a593Smuzhiyun ((CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_CSBITS - 1) <<
99*4882a593Smuzhiyun SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB),
100*4882a593Smuzhiyun .dram_if_width =
101*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMIFWIDTH_IFWIDTH <<
102*4882a593Smuzhiyun SDR_CTRLGRP_DRAMIFWIDTH_IFWIDTH_LSB),
103*4882a593Smuzhiyun .dram_dev_width =
104*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMDEVWIDTH_DEVWIDTH <<
105*4882a593Smuzhiyun SDR_CTRLGRP_DRAMDEVWIDTH_DEVWIDTH_LSB),
106*4882a593Smuzhiyun .dram_intr =
107*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN <<
108*4882a593Smuzhiyun SDR_CTRLGRP_DRAMINTR_INTREN_LSB),
109*4882a593Smuzhiyun .lowpwr_eq =
110*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_LOWPWREQ_SELFRFSHMASK <<
111*4882a593Smuzhiyun SDR_CTRLGRP_LOWPWREQ_SELFRFSHMASK_LSB),
112*4882a593Smuzhiyun .static_cfg =
113*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_STATICCFG_MEMBL <<
114*4882a593Smuzhiyun SDR_CTRLGRP_STATICCFG_MEMBL_LSB) |
115*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_STATICCFG_USEECCASDATA <<
116*4882a593Smuzhiyun SDR_CTRLGRP_STATICCFG_USEECCASDATA_LSB),
117*4882a593Smuzhiyun .ctrl_width =
118*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_CTRLWIDTH_CTRLWIDTH <<
119*4882a593Smuzhiyun SDR_CTRLGRP_CTRLWIDTH_CTRLWIDTH_LSB),
120*4882a593Smuzhiyun .cport_width =
121*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH <<
122*4882a593Smuzhiyun SDR_CTRLGRP_CPORTWIDTH_CMDPORTWIDTH_LSB),
123*4882a593Smuzhiyun .cport_wmap =
124*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP <<
125*4882a593Smuzhiyun SDR_CTRLGRP_CPORTWMAP_CPORTWFIFOMAP_LSB),
126*4882a593Smuzhiyun .cport_rmap =
127*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP <<
128*4882a593Smuzhiyun SDR_CTRLGRP_CPORTRMAP_CPORTRFIFOMAP_LSB),
129*4882a593Smuzhiyun .rfifo_cmap =
130*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_RFIFOCMAP_RFIFOCMAP <<
131*4882a593Smuzhiyun SDR_CTRLGRP_RFIFOCMAP_RFIFOCPORTMAP_LSB),
132*4882a593Smuzhiyun .wfifo_cmap =
133*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_WFIFOCMAP_WFIFOCMAP <<
134*4882a593Smuzhiyun SDR_CTRLGRP_WFIFOCMAP_WFIFOCPORTMAP_LSB),
135*4882a593Smuzhiyun .cport_rdwr =
136*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR <<
137*4882a593Smuzhiyun SDR_CTRLGRP_CPORTRDWR_CPORTRDWR_LSB),
138*4882a593Smuzhiyun .port_cfg =
139*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_PORTCFG_AUTOPCHEN <<
140*4882a593Smuzhiyun SDR_CTRLGRP_PORTCFG_AUTOPCHEN_LSB),
141*4882a593Smuzhiyun .fpgaport_rst = CONFIG_HPS_SDR_CTRLCFG_FPGAPORTRST,
142*4882a593Smuzhiyun .fifo_cfg =
143*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_FIFOCFG_SYNCMODE <<
144*4882a593Smuzhiyun SDR_CTRLGRP_FIFOCFG_SYNCMODE_LSB) |
145*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_FIFOCFG_INCSYNC <<
146*4882a593Smuzhiyun SDR_CTRLGRP_FIFOCFG_INCSYNC_LSB),
147*4882a593Smuzhiyun .mp_priority =
148*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_MPPRIORITY_USERPRIORITY <<
149*4882a593Smuzhiyun SDR_CTRLGRP_MPPRIORITY_USERPRIORITY_LSB),
150*4882a593Smuzhiyun .mp_weight0 =
151*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_0_STATICWEIGHT_31_0 <<
152*4882a593Smuzhiyun SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_0_STATICWEIGHT_31_0_LSB),
153*4882a593Smuzhiyun .mp_weight1 =
154*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_1_STATICWEIGHT_49_32 <<
155*4882a593Smuzhiyun SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_STATICWEIGHT_49_32_LSB) |
156*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_1_SUMOFWEIGHT_13_0 <<
157*4882a593Smuzhiyun SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_SUMOFWEIGHTS_13_0_LSB),
158*4882a593Smuzhiyun .mp_weight2 =
159*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_2_SUMOFWEIGHT_45_14 <<
160*4882a593Smuzhiyun SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_2_SUMOFWEIGHTS_45_14_LSB),
161*4882a593Smuzhiyun .mp_weight3 =
162*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_3_SUMOFWEIGHT_63_46 <<
163*4882a593Smuzhiyun SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_3_SUMOFWEIGHTS_63_46_LSB),
164*4882a593Smuzhiyun .mp_pacing0 =
165*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_MPPACING_0_THRESHOLD1_31_0 <<
166*4882a593Smuzhiyun SDR_CTRLGRP_MPPACING_MPPACING_0_THRESHOLD1_31_0_LSB),
167*4882a593Smuzhiyun .mp_pacing1 =
168*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_MPPACING_1_THRESHOLD1_59_32 <<
169*4882a593Smuzhiyun SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD1_59_32_LSB) |
170*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_MPPACING_1_THRESHOLD2_3_0 <<
171*4882a593Smuzhiyun SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD2_3_0_LSB),
172*4882a593Smuzhiyun .mp_pacing2 =
173*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_MPPACING_2_THRESHOLD2_35_4 <<
174*4882a593Smuzhiyun SDR_CTRLGRP_MPPACING_MPPACING_2_THRESHOLD2_35_4_LSB),
175*4882a593Smuzhiyun .mp_pacing3 =
176*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_MPPACING_3_THRESHOLD2_59_36 <<
177*4882a593Smuzhiyun SDR_CTRLGRP_MPPACING_MPPACING_3_THRESHOLD2_59_36_LSB),
178*4882a593Smuzhiyun .mp_threshold0 =
179*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0 <<
180*4882a593Smuzhiyun SDR_CTRLGRP_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0_LSB),
181*4882a593Smuzhiyun .mp_threshold1 =
182*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32 <<
183*4882a593Smuzhiyun SDR_CTRLGRP_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32_LSB),
184*4882a593Smuzhiyun .mp_threshold2 =
185*4882a593Smuzhiyun (CONFIG_HPS_SDR_CTRLCFG_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64 <<
186*4882a593Smuzhiyun SDR_CTRLGRP_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64_LSB),
187*4882a593Smuzhiyun .phy_ctrl0 = CONFIG_HPS_SDR_CTRLCFG_PHYCTRL_PHYCTRL_0,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static const struct socfpga_sdram_rw_mgr_config rw_mgr_config = {
191*4882a593Smuzhiyun .activate_0_and_1 = RW_MGR_ACTIVATE_0_AND_1,
192*4882a593Smuzhiyun .activate_0_and_1_wait1 = RW_MGR_ACTIVATE_0_AND_1_WAIT1,
193*4882a593Smuzhiyun .activate_0_and_1_wait2 = RW_MGR_ACTIVATE_0_AND_1_WAIT2,
194*4882a593Smuzhiyun .activate_1 = RW_MGR_ACTIVATE_1,
195*4882a593Smuzhiyun .clear_dqs_enable = RW_MGR_CLEAR_DQS_ENABLE,
196*4882a593Smuzhiyun .guaranteed_read = RW_MGR_GUARANTEED_READ,
197*4882a593Smuzhiyun .guaranteed_read_cont = RW_MGR_GUARANTEED_READ_CONT,
198*4882a593Smuzhiyun .guaranteed_write = RW_MGR_GUARANTEED_WRITE,
199*4882a593Smuzhiyun .guaranteed_write_wait0 = RW_MGR_GUARANTEED_WRITE_WAIT0,
200*4882a593Smuzhiyun .guaranteed_write_wait1 = RW_MGR_GUARANTEED_WRITE_WAIT1,
201*4882a593Smuzhiyun .guaranteed_write_wait2 = RW_MGR_GUARANTEED_WRITE_WAIT2,
202*4882a593Smuzhiyun .guaranteed_write_wait3 = RW_MGR_GUARANTEED_WRITE_WAIT3,
203*4882a593Smuzhiyun .idle = RW_MGR_IDLE,
204*4882a593Smuzhiyun .idle_loop1 = RW_MGR_IDLE_LOOP1,
205*4882a593Smuzhiyun .idle_loop2 = RW_MGR_IDLE_LOOP2,
206*4882a593Smuzhiyun .init_reset_0_cke_0 = RW_MGR_INIT_RESET_0_CKE_0,
207*4882a593Smuzhiyun .init_reset_1_cke_0 = RW_MGR_INIT_RESET_1_CKE_0,
208*4882a593Smuzhiyun .lfsr_wr_rd_bank_0 = RW_MGR_LFSR_WR_RD_BANK_0,
209*4882a593Smuzhiyun .lfsr_wr_rd_bank_0_data = RW_MGR_LFSR_WR_RD_BANK_0_DATA,
210*4882a593Smuzhiyun .lfsr_wr_rd_bank_0_dqs = RW_MGR_LFSR_WR_RD_BANK_0_DQS,
211*4882a593Smuzhiyun .lfsr_wr_rd_bank_0_nop = RW_MGR_LFSR_WR_RD_BANK_0_NOP,
212*4882a593Smuzhiyun .lfsr_wr_rd_bank_0_wait = RW_MGR_LFSR_WR_RD_BANK_0_WAIT,
213*4882a593Smuzhiyun .lfsr_wr_rd_bank_0_wl_1 = RW_MGR_LFSR_WR_RD_BANK_0_WL_1,
214*4882a593Smuzhiyun .lfsr_wr_rd_dm_bank_0 = RW_MGR_LFSR_WR_RD_DM_BANK_0,
215*4882a593Smuzhiyun .lfsr_wr_rd_dm_bank_0_data = RW_MGR_LFSR_WR_RD_DM_BANK_0_DATA,
216*4882a593Smuzhiyun .lfsr_wr_rd_dm_bank_0_dqs = RW_MGR_LFSR_WR_RD_DM_BANK_0_DQS,
217*4882a593Smuzhiyun .lfsr_wr_rd_dm_bank_0_nop = RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
218*4882a593Smuzhiyun .lfsr_wr_rd_dm_bank_0_wait = RW_MGR_LFSR_WR_RD_DM_BANK_0_WAIT,
219*4882a593Smuzhiyun .lfsr_wr_rd_dm_bank_0_wl_1 = RW_MGR_LFSR_WR_RD_DM_BANK_0_WL_1,
220*4882a593Smuzhiyun .mrs0_dll_reset = RW_MGR_MRS0_DLL_RESET,
221*4882a593Smuzhiyun .mrs0_dll_reset_mirr = RW_MGR_MRS0_DLL_RESET_MIRR,
222*4882a593Smuzhiyun .mrs0_user = RW_MGR_MRS0_USER,
223*4882a593Smuzhiyun .mrs0_user_mirr = RW_MGR_MRS0_USER_MIRR,
224*4882a593Smuzhiyun .mrs1 = RW_MGR_MRS1,
225*4882a593Smuzhiyun .mrs1_mirr = RW_MGR_MRS1_MIRR,
226*4882a593Smuzhiyun .mrs2 = RW_MGR_MRS2,
227*4882a593Smuzhiyun .mrs2_mirr = RW_MGR_MRS2_MIRR,
228*4882a593Smuzhiyun .mrs3 = RW_MGR_MRS3,
229*4882a593Smuzhiyun .mrs3_mirr = RW_MGR_MRS3_MIRR,
230*4882a593Smuzhiyun .precharge_all = RW_MGR_PRECHARGE_ALL,
231*4882a593Smuzhiyun .read_b2b = RW_MGR_READ_B2B,
232*4882a593Smuzhiyun .read_b2b_wait1 = RW_MGR_READ_B2B_WAIT1,
233*4882a593Smuzhiyun .read_b2b_wait2 = RW_MGR_READ_B2B_WAIT2,
234*4882a593Smuzhiyun .refresh_all = RW_MGR_REFRESH_ALL,
235*4882a593Smuzhiyun .rreturn = RW_MGR_RETURN,
236*4882a593Smuzhiyun .sgle_read = RW_MGR_SGLE_READ,
237*4882a593Smuzhiyun .zqcl = RW_MGR_ZQCL,
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun .true_mem_data_mask_width = RW_MGR_TRUE_MEM_DATA_MASK_WIDTH,
240*4882a593Smuzhiyun .mem_address_mirroring = RW_MGR_MEM_ADDRESS_MIRRORING,
241*4882a593Smuzhiyun .mem_data_mask_width = RW_MGR_MEM_DATA_MASK_WIDTH,
242*4882a593Smuzhiyun .mem_data_width = RW_MGR_MEM_DATA_WIDTH,
243*4882a593Smuzhiyun .mem_dq_per_read_dqs = RW_MGR_MEM_DQ_PER_READ_DQS,
244*4882a593Smuzhiyun .mem_dq_per_write_dqs = RW_MGR_MEM_DQ_PER_WRITE_DQS,
245*4882a593Smuzhiyun .mem_if_read_dqs_width = RW_MGR_MEM_IF_READ_DQS_WIDTH,
246*4882a593Smuzhiyun .mem_if_write_dqs_width = RW_MGR_MEM_IF_WRITE_DQS_WIDTH,
247*4882a593Smuzhiyun .mem_number_of_cs_per_dimm = RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM,
248*4882a593Smuzhiyun .mem_number_of_ranks = RW_MGR_MEM_NUMBER_OF_RANKS,
249*4882a593Smuzhiyun .mem_virtual_groups_per_read_dqs =
250*4882a593Smuzhiyun RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS,
251*4882a593Smuzhiyun .mem_virtual_groups_per_write_dqs =
252*4882a593Smuzhiyun RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS,
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun struct socfpga_sdram_io_config io_config = {
256*4882a593Smuzhiyun .delay_per_dchain_tap = IO_DELAY_PER_DCHAIN_TAP,
257*4882a593Smuzhiyun .delay_per_dqs_en_dchain_tap = IO_DELAY_PER_DQS_EN_DCHAIN_TAP,
258*4882a593Smuzhiyun .delay_per_opa_tap = IO_DELAY_PER_OPA_TAP,
259*4882a593Smuzhiyun .dll_chain_length = IO_DLL_CHAIN_LENGTH,
260*4882a593Smuzhiyun .dqdqs_out_phase_max = IO_DQDQS_OUT_PHASE_MAX,
261*4882a593Smuzhiyun .dqs_en_delay_max = IO_DQS_EN_DELAY_MAX,
262*4882a593Smuzhiyun .dqs_en_delay_offset = IO_DQS_EN_DELAY_OFFSET,
263*4882a593Smuzhiyun .dqs_en_phase_max = IO_DQS_EN_PHASE_MAX,
264*4882a593Smuzhiyun .dqs_in_delay_max = IO_DQS_IN_DELAY_MAX,
265*4882a593Smuzhiyun .dqs_in_reserve = IO_DQS_IN_RESERVE,
266*4882a593Smuzhiyun .dqs_out_reserve = IO_DQS_OUT_RESERVE,
267*4882a593Smuzhiyun .io_in_delay_max = IO_IO_IN_DELAY_MAX,
268*4882a593Smuzhiyun .io_out1_delay_max = IO_IO_OUT1_DELAY_MAX,
269*4882a593Smuzhiyun .io_out2_delay_max = IO_IO_OUT2_DELAY_MAX,
270*4882a593Smuzhiyun .shift_dqs_en_when_shift_dqs = IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS,
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun struct socfpga_sdram_misc_config misc_config = {
274*4882a593Smuzhiyun .afi_rate_ratio = AFI_RATE_RATIO,
275*4882a593Smuzhiyun .calib_lfifo_offset = CALIB_LFIFO_OFFSET,
276*4882a593Smuzhiyun .calib_vfifo_offset = CALIB_VFIFO_OFFSET,
277*4882a593Smuzhiyun .enable_super_quick_calibration = ENABLE_SUPER_QUICK_CALIBRATION,
278*4882a593Smuzhiyun .max_latency_count_width = MAX_LATENCY_COUNT_WIDTH,
279*4882a593Smuzhiyun .read_valid_fifo_size = READ_VALID_FIFO_SIZE,
280*4882a593Smuzhiyun .reg_file_init_seq_signature = REG_FILE_INIT_SEQ_SIGNATURE,
281*4882a593Smuzhiyun .tinit_cntr0_val = TINIT_CNTR0_VAL,
282*4882a593Smuzhiyun .tinit_cntr1_val = TINIT_CNTR1_VAL,
283*4882a593Smuzhiyun .tinit_cntr2_val = TINIT_CNTR2_VAL,
284*4882a593Smuzhiyun .treset_cntr0_val = TRESET_CNTR0_VAL,
285*4882a593Smuzhiyun .treset_cntr1_val = TRESET_CNTR1_VAL,
286*4882a593Smuzhiyun .treset_cntr2_val = TRESET_CNTR2_VAL,
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
socfpga_get_sdram_config(void)289*4882a593Smuzhiyun const struct socfpga_sdram_config *socfpga_get_sdram_config(void)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun return &sdram_config;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
socfpga_get_seq_ac_init(const u32 ** init,unsigned int * nelem)294*4882a593Smuzhiyun void socfpga_get_seq_ac_init(const u32 **init, unsigned int *nelem)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun *init = ac_rom_init;
297*4882a593Smuzhiyun *nelem = ARRAY_SIZE(ac_rom_init);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
socfpga_get_seq_inst_init(const u32 ** init,unsigned int * nelem)300*4882a593Smuzhiyun void socfpga_get_seq_inst_init(const u32 **init, unsigned int *nelem)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun *init = inst_rom_init;
303*4882a593Smuzhiyun *nelem = ARRAY_SIZE(inst_rom_init);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
socfpga_get_sdram_rwmgr_config(void)306*4882a593Smuzhiyun const struct socfpga_sdram_rw_mgr_config *socfpga_get_sdram_rwmgr_config(void)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun return &rw_mgr_config;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
socfpga_get_sdram_io_config(void)311*4882a593Smuzhiyun const struct socfpga_sdram_io_config *socfpga_get_sdram_io_config(void)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun return &io_config;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
socfpga_get_sdram_misc_config(void)316*4882a593Smuzhiyun const struct socfpga_sdram_misc_config *socfpga_get_sdram_misc_config(void)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun return &misc_config;
319*4882a593Smuzhiyun }
320