1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015 Marek Vasut <marex@denx.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/arch/clock_manager.h>
9*4882a593Smuzhiyun #include <qts/pll_config.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define MAIN_VCO_BASE ( \
12*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_VCO_DENOM << \
13*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_VCO_DENOM_OFFSET) | \
14*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_VCO_NUMER << \
15*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_VCO_NUMER_OFFSET) \
16*4882a593Smuzhiyun )
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define PERI_VCO_BASE ( \
19*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_VCO_PSRC << \
20*4882a593Smuzhiyun CLKMGR_PERPLLGRP_VCO_PSRC_OFFSET) | \
21*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_VCO_DENOM << \
22*4882a593Smuzhiyun CLKMGR_PERPLLGRP_VCO_DENOM_OFFSET) | \
23*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_VCO_NUMER << \
24*4882a593Smuzhiyun CLKMGR_PERPLLGRP_VCO_NUMER_OFFSET) \
25*4882a593Smuzhiyun )
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define SDR_VCO_BASE ( \
28*4882a593Smuzhiyun (CONFIG_HPS_SDRPLLGRP_VCO_SSRC << \
29*4882a593Smuzhiyun CLKMGR_SDRPLLGRP_VCO_SSRC_OFFSET) | \
30*4882a593Smuzhiyun (CONFIG_HPS_SDRPLLGRP_VCO_DENOM << \
31*4882a593Smuzhiyun CLKMGR_SDRPLLGRP_VCO_DENOM_OFFSET) | \
32*4882a593Smuzhiyun (CONFIG_HPS_SDRPLLGRP_VCO_NUMER << \
33*4882a593Smuzhiyun CLKMGR_SDRPLLGRP_VCO_NUMER_OFFSET) \
34*4882a593Smuzhiyun )
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static const struct cm_config cm_default_cfg = {
37*4882a593Smuzhiyun /* main group */
38*4882a593Smuzhiyun MAIN_VCO_BASE,
39*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_MPUCLK_CNT <<
40*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_MPUCLK_CNT_OFFSET),
41*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_MAINCLK_CNT <<
42*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_MAINCLK_CNT_OFFSET),
43*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_DBGATCLK_CNT <<
44*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_DBGATCLK_CNT_OFFSET),
45*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_MAINQSPICLK_CNT <<
46*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_MAINQSPICLK_CNT_OFFSET),
47*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_MAINNANDSDMMCCLK_CNT <<
48*4882a593Smuzhiyun CLKMGR_PERPLLGRP_PERNANDSDMMCCLK_CNT_OFFSET),
49*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_CFGS2FUSER0CLK_CNT <<
50*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_CFGS2FUSER0CLK_CNT_OFFSET),
51*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_MAINDIV_L3MPCLK <<
52*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_MAINDIV_L3MPCLK_OFFSET) |
53*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_MAINDIV_L3SPCLK <<
54*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_MAINDIV_L3SPCLK_OFFSET) |
55*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_MAINDIV_L4MPCLK <<
56*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_MAINDIV_L4MPCLK_OFFSET) |
57*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_MAINDIV_L4SPCLK <<
58*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_MAINDIV_L4SPCLK_OFFSET),
59*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGATCLK <<
60*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_DBGDIV_DBGATCLK_OFFSET) |
61*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGCLK <<
62*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_DBGDIV_DBGCLK_OFFSET),
63*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_TRACEDIV_TRACECLK <<
64*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_TRACEDIV_TRACECLK_OFFSET),
65*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_L4SRC_L4MP <<
66*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_L4SRC_L4MP_OFFSET) |
67*4882a593Smuzhiyun (CONFIG_HPS_MAINPLLGRP_L4SRC_L4SP <<
68*4882a593Smuzhiyun CLKMGR_MAINPLLGRP_L4SRC_L4SP_OFFSET),
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* peripheral group */
71*4882a593Smuzhiyun PERI_VCO_BASE,
72*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_EMAC0CLK_CNT <<
73*4882a593Smuzhiyun CLKMGR_PERPLLGRP_EMAC0CLK_CNT_OFFSET),
74*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_EMAC1CLK_CNT <<
75*4882a593Smuzhiyun CLKMGR_PERPLLGRP_EMAC1CLK_CNT_OFFSET),
76*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_PERQSPICLK_CNT <<
77*4882a593Smuzhiyun CLKMGR_PERPLLGRP_PERQSPICLK_CNT_OFFSET),
78*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_PERNANDSDMMCCLK_CNT <<
79*4882a593Smuzhiyun CLKMGR_PERPLLGRP_PERNANDSDMMCCLK_CNT_OFFSET),
80*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_PERBASECLK_CNT <<
81*4882a593Smuzhiyun CLKMGR_PERPLLGRP_PERBASECLK_CNT_OFFSET),
82*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_S2FUSER1CLK_CNT <<
83*4882a593Smuzhiyun CLKMGR_PERPLLGRP_S2FUSER1CLK_CNT_OFFSET),
84*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_DIV_USBCLK <<
85*4882a593Smuzhiyun CLKMGR_PERPLLGRP_DIV_USBCLK_OFFSET) |
86*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_DIV_SPIMCLK <<
87*4882a593Smuzhiyun CLKMGR_PERPLLGRP_DIV_SPIMCLK_OFFSET) |
88*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_DIV_CAN0CLK <<
89*4882a593Smuzhiyun CLKMGR_PERPLLGRP_DIV_CAN0CLK_OFFSET) |
90*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_DIV_CAN1CLK <<
91*4882a593Smuzhiyun CLKMGR_PERPLLGRP_DIV_CAN1CLK_OFFSET),
92*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_GPIODIV_GPIODBCLK <<
93*4882a593Smuzhiyun CLKMGR_PERPLLGRP_GPIODIV_GPIODBCLK_OFFSET),
94*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_SRC_QSPI <<
95*4882a593Smuzhiyun CLKMGR_PERPLLGRP_SRC_QSPI_OFFSET) |
96*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_SRC_NAND <<
97*4882a593Smuzhiyun CLKMGR_PERPLLGRP_SRC_NAND_OFFSET) |
98*4882a593Smuzhiyun (CONFIG_HPS_PERPLLGRP_SRC_SDMMC <<
99*4882a593Smuzhiyun CLKMGR_PERPLLGRP_SRC_SDMMC_OFFSET),
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* sdram pll group */
102*4882a593Smuzhiyun SDR_VCO_BASE,
103*4882a593Smuzhiyun (CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_PHASE <<
104*4882a593Smuzhiyun CLKMGR_SDRPLLGRP_DDRDQSCLK_PHASE_OFFSET) |
105*4882a593Smuzhiyun (CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_CNT <<
106*4882a593Smuzhiyun CLKMGR_SDRPLLGRP_DDRDQSCLK_CNT_OFFSET),
107*4882a593Smuzhiyun (CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_PHASE <<
108*4882a593Smuzhiyun CLKMGR_SDRPLLGRP_DDR2XDQSCLK_PHASE_OFFSET) |
109*4882a593Smuzhiyun (CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_CNT <<
110*4882a593Smuzhiyun CLKMGR_SDRPLLGRP_DDR2XDQSCLK_CNT_OFFSET),
111*4882a593Smuzhiyun (CONFIG_HPS_SDRPLLGRP_DDRDQCLK_PHASE <<
112*4882a593Smuzhiyun CLKMGR_SDRPLLGRP_DDRDQCLK_PHASE_OFFSET) |
113*4882a593Smuzhiyun (CONFIG_HPS_SDRPLLGRP_DDRDQCLK_CNT <<
114*4882a593Smuzhiyun CLKMGR_SDRPLLGRP_DDRDQCLK_CNT_OFFSET),
115*4882a593Smuzhiyun (CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_PHASE <<
116*4882a593Smuzhiyun CLKMGR_SDRPLLGRP_S2FUSER2CLK_PHASE_OFFSET) |
117*4882a593Smuzhiyun (CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_CNT <<
118*4882a593Smuzhiyun CLKMGR_SDRPLLGRP_S2FUSER2CLK_CNT_OFFSET),
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* altera group */
121*4882a593Smuzhiyun CONFIG_HPS_ALTERAGRP_MPUCLK,
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
cm_get_default_config(void)124*4882a593Smuzhiyun const struct cm_config * const cm_get_default_config(void)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun return &cm_default_cfg;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
cm_get_osc_clk_hz(const int osc)129*4882a593Smuzhiyun const unsigned int cm_get_osc_clk_hz(const int osc)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun if (osc == 1)
132*4882a593Smuzhiyun return CONFIG_HPS_CLK_OSC1_HZ;
133*4882a593Smuzhiyun else if (osc == 2)
134*4882a593Smuzhiyun return CONFIG_HPS_CLK_OSC2_HZ;
135*4882a593Smuzhiyun else
136*4882a593Smuzhiyun return 0;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
cm_get_f2s_per_ref_clk_hz(void)139*4882a593Smuzhiyun const unsigned int cm_get_f2s_per_ref_clk_hz(void)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun return CONFIG_HPS_CLK_F2S_PER_REF_HZ;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
cm_get_f2s_sdr_ref_clk_hz(void)144*4882a593Smuzhiyun const unsigned int cm_get_f2s_sdr_ref_clk_hz(void)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun return CONFIG_HPS_CLK_F2S_SDR_REF_HZ;
147*4882a593Smuzhiyun }
148