1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012 Altera Corporation <www.altera.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/pl310.h>
10*4882a593Smuzhiyun #include <asm/u-boot.h>
11*4882a593Smuzhiyun #include <asm/utils.h>
12*4882a593Smuzhiyun #include <image.h>
13*4882a593Smuzhiyun #include <asm/arch/reset_manager.h>
14*4882a593Smuzhiyun #include <spl.h>
15*4882a593Smuzhiyun #include <asm/arch/system_manager.h>
16*4882a593Smuzhiyun #include <asm/arch/freeze_controller.h>
17*4882a593Smuzhiyun #include <asm/arch/clock_manager.h>
18*4882a593Smuzhiyun #include <asm/arch/scan_manager.h>
19*4882a593Smuzhiyun #include <asm/arch/sdram.h>
20*4882a593Smuzhiyun #include <asm/arch/scu.h>
21*4882a593Smuzhiyun #include <asm/arch/nic301.h>
22*4882a593Smuzhiyun #include <asm/sections.h>
23*4882a593Smuzhiyun #include <fdtdec.h>
24*4882a593Smuzhiyun #include <watchdog.h>
25*4882a593Smuzhiyun #if defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
26*4882a593Smuzhiyun #include <asm/arch/pinmux.h>
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #if defined(CONFIG_TARGET_SOCFPGA_GEN5)
32*4882a593Smuzhiyun static struct pl310_regs *const pl310 =
33*4882a593Smuzhiyun (struct pl310_regs *)CONFIG_SYS_PL310_BASE;
34*4882a593Smuzhiyun static struct scu_registers *scu_regs =
35*4882a593Smuzhiyun (struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS;
36*4882a593Smuzhiyun static struct nic301_registers *nic301_regs =
37*4882a593Smuzhiyun (struct nic301_registers *)SOCFPGA_L3REGS_ADDRESS;
38*4882a593Smuzhiyun #endif
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static const struct socfpga_system_manager *sysmgr_regs =
41*4882a593Smuzhiyun (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
42*4882a593Smuzhiyun
spl_boot_device(void)43*4882a593Smuzhiyun u32 spl_boot_device(void)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun const u32 bsel = readl(&sysmgr_regs->bootinfo);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun switch (SYSMGR_GET_BOOTINFO_BSEL(bsel)) {
48*4882a593Smuzhiyun case 0x1: /* FPGA (HPS2FPGA Bridge) */
49*4882a593Smuzhiyun return BOOT_DEVICE_RAM;
50*4882a593Smuzhiyun case 0x2: /* NAND Flash (1.8V) */
51*4882a593Smuzhiyun case 0x3: /* NAND Flash (3.0V) */
52*4882a593Smuzhiyun socfpga_per_reset(SOCFPGA_RESET(NAND), 0);
53*4882a593Smuzhiyun return BOOT_DEVICE_NAND;
54*4882a593Smuzhiyun case 0x4: /* SD/MMC External Transceiver (1.8V) */
55*4882a593Smuzhiyun case 0x5: /* SD/MMC Internal Transceiver (3.0V) */
56*4882a593Smuzhiyun socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0);
57*4882a593Smuzhiyun socfpga_per_reset(SOCFPGA_RESET(DMA), 0);
58*4882a593Smuzhiyun return BOOT_DEVICE_MMC1;
59*4882a593Smuzhiyun case 0x6: /* QSPI Flash (1.8V) */
60*4882a593Smuzhiyun case 0x7: /* QSPI Flash (3.0V) */
61*4882a593Smuzhiyun socfpga_per_reset(SOCFPGA_RESET(QSPI), 0);
62*4882a593Smuzhiyun return BOOT_DEVICE_SPI;
63*4882a593Smuzhiyun default:
64*4882a593Smuzhiyun printf("Invalid boot device (bsel=%08x)!\n", bsel);
65*4882a593Smuzhiyun hang();
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #ifdef CONFIG_SPL_MMC_SUPPORT
spl_boot_mode(const u32 boot_device)70*4882a593Smuzhiyun u32 spl_boot_mode(const u32 boot_device)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun #if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
73*4882a593Smuzhiyun return MMCSD_MODE_FS;
74*4882a593Smuzhiyun #else
75*4882a593Smuzhiyun return MMCSD_MODE_RAW;
76*4882a593Smuzhiyun #endif
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #if defined(CONFIG_TARGET_SOCFPGA_GEN5)
socfpga_nic301_slave_ns(void)81*4882a593Smuzhiyun static void socfpga_nic301_slave_ns(void)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun writel(0x1, &nic301_regs->lwhps2fpgaregs);
84*4882a593Smuzhiyun writel(0x1, &nic301_regs->hps2fpgaregs);
85*4882a593Smuzhiyun writel(0x1, &nic301_regs->acp);
86*4882a593Smuzhiyun writel(0x1, &nic301_regs->rom);
87*4882a593Smuzhiyun writel(0x1, &nic301_regs->ocram);
88*4882a593Smuzhiyun writel(0x1, &nic301_regs->sdrdata);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
board_init_f(ulong dummy)91*4882a593Smuzhiyun void board_init_f(ulong dummy)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun #ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
94*4882a593Smuzhiyun const struct cm_config *cm_default_cfg = cm_get_default_config();
95*4882a593Smuzhiyun #endif
96*4882a593Smuzhiyun unsigned long sdram_size;
97*4882a593Smuzhiyun unsigned long reg;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun * First C code to run. Clear fake OCRAM ECC first as SBE
101*4882a593Smuzhiyun * and DBE might triggered during power on
102*4882a593Smuzhiyun */
103*4882a593Smuzhiyun reg = readl(&sysmgr_regs->eccgrp_ocram);
104*4882a593Smuzhiyun if (reg & SYSMGR_ECC_OCRAM_SERR)
105*4882a593Smuzhiyun writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
106*4882a593Smuzhiyun &sysmgr_regs->eccgrp_ocram);
107*4882a593Smuzhiyun if (reg & SYSMGR_ECC_OCRAM_DERR)
108*4882a593Smuzhiyun writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
109*4882a593Smuzhiyun &sysmgr_regs->eccgrp_ocram);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun memset(__bss_start, 0, __bss_end - __bss_start);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun socfpga_nic301_slave_ns();
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* Configure ARM MPU SNSAC register. */
116*4882a593Smuzhiyun setbits_le32(&scu_regs->sacr, 0xfff);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Remap SDRAM to 0x0 */
119*4882a593Smuzhiyun writel(0x1, &nic301_regs->remap); /* remap.mpuzero */
120*4882a593Smuzhiyun writel(0x1, &pl310->pl310_addr_filter_start);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
123*4882a593Smuzhiyun debug("Freezing all I/O banks\n");
124*4882a593Smuzhiyun /* freeze all IO banks */
125*4882a593Smuzhiyun sys_mgr_frzctrl_freeze_req();
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Put everything into reset but L4WD0. */
128*4882a593Smuzhiyun socfpga_per_reset_all();
129*4882a593Smuzhiyun /* Put FPGA bridges into reset too. */
130*4882a593Smuzhiyun socfpga_bridges_reset(1);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun socfpga_per_reset(SOCFPGA_RESET(SDR), 0);
133*4882a593Smuzhiyun socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
134*4882a593Smuzhiyun socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun timer_init();
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun debug("Reconfigure Clock Manager\n");
139*4882a593Smuzhiyun /* reconfigure the PLLs */
140*4882a593Smuzhiyun if (cm_basic_init(cm_default_cfg))
141*4882a593Smuzhiyun hang();
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Enable bootrom to configure IOs. */
144*4882a593Smuzhiyun sysmgr_config_warmrstcfgio(1);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* configure the IOCSR / IO buffer settings */
147*4882a593Smuzhiyun if (scan_mgr_configure_iocsr())
148*4882a593Smuzhiyun hang();
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun sysmgr_config_warmrstcfgio(0);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* configure the pin muxing through system manager */
153*4882a593Smuzhiyun sysmgr_config_warmrstcfgio(1);
154*4882a593Smuzhiyun sysmgr_pinmux_init();
155*4882a593Smuzhiyun sysmgr_config_warmrstcfgio(0);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #endif /* CONFIG_SOCFPGA_VIRTUAL_TARGET */
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* De-assert reset for peripherals and bridges based on handoff */
160*4882a593Smuzhiyun reset_deassert_peripherals_handoff();
161*4882a593Smuzhiyun socfpga_bridges_reset(0);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun debug("Unfreezing/Thaw all I/O banks\n");
164*4882a593Smuzhiyun /* unfreeze / thaw all IO banks */
165*4882a593Smuzhiyun sys_mgr_frzctrl_thaw_req();
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* enable console uart printing */
168*4882a593Smuzhiyun preloader_console_init();
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (sdram_mmr_init_full(0xffffffff) != 0) {
171*4882a593Smuzhiyun puts("SDRAM init failed.\n");
172*4882a593Smuzhiyun hang();
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun debug("SDRAM: Calibrating PHY\n");
176*4882a593Smuzhiyun /* SDRAM calibration */
177*4882a593Smuzhiyun if (sdram_calibration_full() == 0) {
178*4882a593Smuzhiyun puts("SDRAM calibration failed.\n");
179*4882a593Smuzhiyun hang();
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun sdram_size = sdram_calculate_size();
183*4882a593Smuzhiyun debug("SDRAM: %ld MiB\n", sdram_size >> 20);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Sanity check ensure correct SDRAM size specified */
186*4882a593Smuzhiyun if (get_ram_size(0, sdram_size) != sdram_size) {
187*4882a593Smuzhiyun puts("SDRAM size check failed!\n");
188*4882a593Smuzhiyun hang();
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun socfpga_bridges_reset(1);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* Configure simple malloc base pointer into RAM. */
194*4882a593Smuzhiyun gd->malloc_base = CONFIG_SYS_TEXT_BASE + (1024 * 1024);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
spl_board_init(void)197*4882a593Smuzhiyun void spl_board_init(void)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun /* configuring the clock based on handoff */
200*4882a593Smuzhiyun cm_basic_init(gd->fdt_blob);
201*4882a593Smuzhiyun WATCHDOG_RESET();
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun config_dedicated_pins(gd->fdt_blob);
204*4882a593Smuzhiyun WATCHDOG_RESET();
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* Release UART from reset */
207*4882a593Smuzhiyun socfpga_reset_uart(0);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* enable console uart printing */
210*4882a593Smuzhiyun preloader_console_init();
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
board_init_f(ulong dummy)213*4882a593Smuzhiyun void board_init_f(ulong dummy)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun /*
216*4882a593Smuzhiyun * Configure Clock Manager to use intosc clock instead external osc to
217*4882a593Smuzhiyun * ensure success watchdog operation. We do it as early as possible.
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun cm_use_intosc();
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun socfpga_watchdog_disable();
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun arch_early_init_r();
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun #ifdef CONFIG_HW_WATCHDOG
226*4882a593Smuzhiyun /* release osc1 watchdog timer 0 from reset */
227*4882a593Smuzhiyun socfpga_reset_deassert_osc1wd0();
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* reconfigure and enable the watchdog */
230*4882a593Smuzhiyun hw_watchdog_init();
231*4882a593Smuzhiyun WATCHDOG_RESET();
232*4882a593Smuzhiyun #endif /* CONFIG_HW_WATCHDOG */
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun #endif
235