1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2015-2017 Intel Corporation <www.intel.com> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef _SOCFPGA_SDRAM_ARRIA10_H_ 8*4882a593Smuzhiyun #define _SOCFPGA_SDRAM_ARRIA10_H_ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun struct socfpga_ecc_hmc { 13*4882a593Smuzhiyun u32 ip_rev_id; 14*4882a593Smuzhiyun u32 _pad_0x4_0x7; 15*4882a593Smuzhiyun u32 ddrioctrl; 16*4882a593Smuzhiyun u32 ddrcalstat; 17*4882a593Smuzhiyun u32 mpr_0beat1; 18*4882a593Smuzhiyun u32 mpr_1beat1; 19*4882a593Smuzhiyun u32 mpr_2beat1; 20*4882a593Smuzhiyun u32 mpr_3beat1; 21*4882a593Smuzhiyun u32 mpr_4beat1; 22*4882a593Smuzhiyun u32 mpr_5beat1; 23*4882a593Smuzhiyun u32 mpr_6beat1; 24*4882a593Smuzhiyun u32 mpr_7beat1; 25*4882a593Smuzhiyun u32 mpr_8beat1; 26*4882a593Smuzhiyun u32 mpr_0beat2; 27*4882a593Smuzhiyun u32 mpr_1beat2; 28*4882a593Smuzhiyun u32 mpr_2beat2; 29*4882a593Smuzhiyun u32 mpr_3beat2; 30*4882a593Smuzhiyun u32 mpr_4beat2; 31*4882a593Smuzhiyun u32 mpr_5beat2; 32*4882a593Smuzhiyun u32 mpr_6beat2; 33*4882a593Smuzhiyun u32 mpr_7beat2; 34*4882a593Smuzhiyun u32 mpr_8beat2; 35*4882a593Smuzhiyun u32 _pad_0x58_0x5f[2]; 36*4882a593Smuzhiyun u32 auto_precharge; 37*4882a593Smuzhiyun u32 _pad_0x64_0xff[39]; 38*4882a593Smuzhiyun u32 eccctrl; 39*4882a593Smuzhiyun u32 eccctrl2; 40*4882a593Smuzhiyun u32 _pad_0x108_0x10f[2]; 41*4882a593Smuzhiyun u32 errinten; 42*4882a593Smuzhiyun u32 errintens; 43*4882a593Smuzhiyun u32 errintenr; 44*4882a593Smuzhiyun u32 intmode; 45*4882a593Smuzhiyun u32 intstat; 46*4882a593Smuzhiyun u32 diaginttest; 47*4882a593Smuzhiyun u32 modstat; 48*4882a593Smuzhiyun u32 derraddra; 49*4882a593Smuzhiyun u32 serraddra; 50*4882a593Smuzhiyun u32 _pad_0x134_0x137; 51*4882a593Smuzhiyun u32 autowb_corraddr; 52*4882a593Smuzhiyun u32 serrcntreg; 53*4882a593Smuzhiyun u32 autowb_drop_cntreg; 54*4882a593Smuzhiyun u32 _pad_0x144_0x147; 55*4882a593Smuzhiyun u32 ecc_reg2wreccdatabus; 56*4882a593Smuzhiyun u32 ecc_rdeccdata2regbus; 57*4882a593Smuzhiyun u32 ecc_reg2rdeccdatabus; 58*4882a593Smuzhiyun u32 _pad_0x154_0x15f[3]; 59*4882a593Smuzhiyun u32 ecc_diagon; 60*4882a593Smuzhiyun u32 ecc_decstat; 61*4882a593Smuzhiyun u32 _pad_0x168_0x16f[2]; 62*4882a593Smuzhiyun u32 ecc_errgenaddr_0; 63*4882a593Smuzhiyun u32 ecc_errgenaddr_1; 64*4882a593Smuzhiyun u32 ecc_errgenaddr_2; 65*4882a593Smuzhiyun u32 ecc_errgenaddr_3; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun struct socfpga_noc_ddr_scheduler { 69*4882a593Smuzhiyun u32 ddr_t_main_scheduler_id_coreid; 70*4882a593Smuzhiyun u32 ddr_t_main_scheduler_id_revisionid; 71*4882a593Smuzhiyun u32 ddr_t_main_scheduler_ddrconf; 72*4882a593Smuzhiyun u32 ddr_t_main_scheduler_ddrtiming; 73*4882a593Smuzhiyun u32 ddr_t_main_scheduler_ddrmode; 74*4882a593Smuzhiyun u32 ddr_t_main_scheduler_readlatency; 75*4882a593Smuzhiyun u32 _pad_0x20_0x34[8]; 76*4882a593Smuzhiyun u32 ddr_t_main_scheduler_activate; 77*4882a593Smuzhiyun u32 ddr_t_main_scheduler_devtodev; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* 81*4882a593Smuzhiyun * OCRAM firewall 82*4882a593Smuzhiyun */ 83*4882a593Smuzhiyun struct socfpga_noc_fw_ocram { 84*4882a593Smuzhiyun u32 enable; 85*4882a593Smuzhiyun u32 enable_set; 86*4882a593Smuzhiyun u32 enable_clear; 87*4882a593Smuzhiyun u32 region0; 88*4882a593Smuzhiyun u32 region1; 89*4882a593Smuzhiyun u32 region2; 90*4882a593Smuzhiyun u32 region3; 91*4882a593Smuzhiyun u32 region4; 92*4882a593Smuzhiyun u32 region5; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* for master such as MPU and FPGA */ 96*4882a593Smuzhiyun struct socfpga_noc_fw_ddr_mpu_fpga2sdram { 97*4882a593Smuzhiyun u32 enable; 98*4882a593Smuzhiyun u32 enable_set; 99*4882a593Smuzhiyun u32 enable_clear; 100*4882a593Smuzhiyun u32 _pad_0xc_0xf; 101*4882a593Smuzhiyun u32 mpuregion0addr; 102*4882a593Smuzhiyun u32 mpuregion1addr; 103*4882a593Smuzhiyun u32 mpuregion2addr; 104*4882a593Smuzhiyun u32 mpuregion3addr; 105*4882a593Smuzhiyun u32 fpga2sdram0region0addr; 106*4882a593Smuzhiyun u32 fpga2sdram0region1addr; 107*4882a593Smuzhiyun u32 fpga2sdram0region2addr; 108*4882a593Smuzhiyun u32 fpga2sdram0region3addr; 109*4882a593Smuzhiyun u32 fpga2sdram1region0addr; 110*4882a593Smuzhiyun u32 fpga2sdram1region1addr; 111*4882a593Smuzhiyun u32 fpga2sdram1region2addr; 112*4882a593Smuzhiyun u32 fpga2sdram1region3addr; 113*4882a593Smuzhiyun u32 fpga2sdram2region0addr; 114*4882a593Smuzhiyun u32 fpga2sdram2region1addr; 115*4882a593Smuzhiyun u32 fpga2sdram2region2addr; 116*4882a593Smuzhiyun u32 fpga2sdram2region3addr; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* for L3 master */ 120*4882a593Smuzhiyun struct socfpga_noc_fw_ddr_l3 { 121*4882a593Smuzhiyun u32 enable; 122*4882a593Smuzhiyun u32 enable_set; 123*4882a593Smuzhiyun u32 enable_clear; 124*4882a593Smuzhiyun u32 hpsregion0addr; 125*4882a593Smuzhiyun u32 hpsregion1addr; 126*4882a593Smuzhiyun u32 hpsregion2addr; 127*4882a593Smuzhiyun u32 hpsregion3addr; 128*4882a593Smuzhiyun u32 hpsregion4addr; 129*4882a593Smuzhiyun u32 hpsregion5addr; 130*4882a593Smuzhiyun u32 hpsregion6addr; 131*4882a593Smuzhiyun u32 hpsregion7addr; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun struct socfpga_io48_mmr { 135*4882a593Smuzhiyun u32 dbgcfg0; 136*4882a593Smuzhiyun u32 dbgcfg1; 137*4882a593Smuzhiyun u32 dbgcfg2; 138*4882a593Smuzhiyun u32 dbgcfg3; 139*4882a593Smuzhiyun u32 dbgcfg4; 140*4882a593Smuzhiyun u32 dbgcfg5; 141*4882a593Smuzhiyun u32 dbgcfg6; 142*4882a593Smuzhiyun u32 reserve0; 143*4882a593Smuzhiyun u32 reserve1; 144*4882a593Smuzhiyun u32 reserve2; 145*4882a593Smuzhiyun u32 ctrlcfg0; 146*4882a593Smuzhiyun u32 ctrlcfg1; 147*4882a593Smuzhiyun u32 ctrlcfg2; 148*4882a593Smuzhiyun u32 ctrlcfg3; 149*4882a593Smuzhiyun u32 ctrlcfg4; 150*4882a593Smuzhiyun u32 ctrlcfg5; 151*4882a593Smuzhiyun u32 ctrlcfg6; 152*4882a593Smuzhiyun u32 ctrlcfg7; 153*4882a593Smuzhiyun u32 ctrlcfg8; 154*4882a593Smuzhiyun u32 ctrlcfg9; 155*4882a593Smuzhiyun u32 dramtiming0; 156*4882a593Smuzhiyun u32 dramodt0; 157*4882a593Smuzhiyun u32 dramodt1; 158*4882a593Smuzhiyun u32 sbcfg0; 159*4882a593Smuzhiyun u32 sbcfg1; 160*4882a593Smuzhiyun u32 sbcfg2; 161*4882a593Smuzhiyun u32 sbcfg3; 162*4882a593Smuzhiyun u32 sbcfg4; 163*4882a593Smuzhiyun u32 sbcfg5; 164*4882a593Smuzhiyun u32 sbcfg6; 165*4882a593Smuzhiyun u32 sbcfg7; 166*4882a593Smuzhiyun u32 caltiming0; 167*4882a593Smuzhiyun u32 caltiming1; 168*4882a593Smuzhiyun u32 caltiming2; 169*4882a593Smuzhiyun u32 caltiming3; 170*4882a593Smuzhiyun u32 caltiming4; 171*4882a593Smuzhiyun u32 caltiming5; 172*4882a593Smuzhiyun u32 caltiming6; 173*4882a593Smuzhiyun u32 caltiming7; 174*4882a593Smuzhiyun u32 caltiming8; 175*4882a593Smuzhiyun u32 caltiming9; 176*4882a593Smuzhiyun u32 caltiming10; 177*4882a593Smuzhiyun u32 dramaddrw; 178*4882a593Smuzhiyun u32 sideband0; 179*4882a593Smuzhiyun u32 sideband1; 180*4882a593Smuzhiyun u32 sideband2; 181*4882a593Smuzhiyun u32 sideband3; 182*4882a593Smuzhiyun u32 sideband4; 183*4882a593Smuzhiyun u32 sideband5; 184*4882a593Smuzhiyun u32 sideband6; 185*4882a593Smuzhiyun u32 sideband7; 186*4882a593Smuzhiyun u32 sideband8; 187*4882a593Smuzhiyun u32 sideband9; 188*4882a593Smuzhiyun u32 sideband10; 189*4882a593Smuzhiyun u32 sideband11; 190*4882a593Smuzhiyun u32 sideband12; 191*4882a593Smuzhiyun u32 sideband13; 192*4882a593Smuzhiyun u32 sideband14; 193*4882a593Smuzhiyun u32 sideband15; 194*4882a593Smuzhiyun u32 dramsts; 195*4882a593Smuzhiyun u32 dbgdone; 196*4882a593Smuzhiyun u32 dbgsignals; 197*4882a593Smuzhiyun u32 dbgreset; 198*4882a593Smuzhiyun u32 dbgmatch; 199*4882a593Smuzhiyun u32 counter0mask; 200*4882a593Smuzhiyun u32 counter1mask; 201*4882a593Smuzhiyun u32 counter0match; 202*4882a593Smuzhiyun u32 counter1match; 203*4882a593Smuzhiyun u32 niosreserve0; 204*4882a593Smuzhiyun u32 niosreserve1; 205*4882a593Smuzhiyun u32 niosreserve2; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun #endif /*__ASSEMBLY__*/ 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG0_DB2_BURST_LENGTH_MASK 0x1F000000 210*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG0_DB2_BURST_LENGTH_SHIFT 24 211*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG0_DB1_BURST_LENGTH_MASK 0x00F80000 212*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG0_DB1_BURST_LENGTH_SHIFT 19 213*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG0_DB0_BURST_LENGTH_MASK 0x0007C000 214*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG0_DB0_BURST_LENGTH_SHIFT 14 215*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG0_CTRL_BURST_LENGTH_MASK 0x00003E00 216*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG0_CTRL_BURST_LENGTH_SHIFT 9 217*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG0_AC_POS_MASK 0x00000180 218*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG0_AC_POS_SHIFT 7 219*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG0_DIMM_TYPE_MASK 0x00000070 220*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG0_DIM_TYPE_SHIFT 4 221*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG0_MEM_TYPE_MASK 0x0000000F 222*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG0_MEM_TYPE_SHIFT 0 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DBC3_ENABLE_DM BIT(30) 225*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DBC2_ENABLE_DM BIT(29) 226*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DBC1_ENABLE_DM BIT(28) 227*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DBC0_ENABLE_DM BIT(27) 228*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_CTRL_ENABLE_DM BIT(26) 229*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DQSTRK_EN BIT(25) 230*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_STARVE_LIMIT_MASK 0x01F80000 231*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_STARVE_LIMIT_SHIFT 19 232*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_REORDER_READ BIT(18) 233*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DBC3_REORDER_RDATA BIT(17) 234*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DBC2_REORDER_RDATA BIT(16) 235*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DBC1_REORDER_RDATA BIT(15) 236*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DBC0_REORDER_RDATA BIT(14) 237*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_CTRL_REORDER_RDATA BIT(13) 238*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_REORDER_DATA BIT(12) 239*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DBC3_ENABLE_ECC BIT(11) 240*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DBC2_ENABLE_ECC BIT(10) 241*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DBC1_ENABLE_ECC BIT(9) 242*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DBC0_ENABLE_ECC BIT(8) 243*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_CTRL_ENABLE_ECC BIT(7) 244*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_ADDR_ORDER_MASK 0x00000060 245*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_ADDR_ORDER_SHIFT 5 246*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DBC3_BURST_LENGTH_MASK 0x0000001F 247*4882a593Smuzhiyun #define IO48_MMR_CTRLCFG1_DBC3_BURST_LENGTH_SHIFT 0 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define IO48_MMR_CALTIMING0_CFG_ACT_TO_ACT_DIFF_BG_MASK 0x3F000000 250*4882a593Smuzhiyun #define IO48_MMR_CALTIMING0_CFG_ACT_TO_ACT_DIFF_BG_SHIFT 24 251*4882a593Smuzhiyun #define IO48_MMR_CALTIMING0_CFG_ACT_TO_ACT_DIFF_BANK_MASK 0x00FC0000 252*4882a593Smuzhiyun #define IO48_MMR_CALTIMING0_CFG_ACT_TO_ACT_DIFF_BANK_SHIFT 18 253*4882a593Smuzhiyun #define IO48_MMR_CALTIMING0_CFG_ACT_TO_ACT_MASK 0x0003F000 254*4882a593Smuzhiyun #define IO48_MMR_CALTIMING0_CFG_ACT_TO_ACT_SHIFT 12 255*4882a593Smuzhiyun #define IO48_MMR_CALTIMING0_CFG_ACT_TO_PCH_MASK 0x00000FC0 256*4882a593Smuzhiyun #define IO48_MMR_CALTIMING0_CFG_ACT_TO_PCH_SHIFT 6 257*4882a593Smuzhiyun #define IO48_MMR_CALTIMING0_CFG_ACT_TO_RDWR_MASK 0x0000003F 258*4882a593Smuzhiyun #define IO48_MMR_CALTIMING0_CFG_ACT_TO_RDWR_SHIFT 0 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun #define IO48_MMR_CALTIMING1_CFG_RD_TO_WR_DIFF_CHIP_MASK 0x3F000000 261*4882a593Smuzhiyun #define IO48_MMR_CALTIMING1_CFG_RD_TO_WR_DIFF_CHIP_SHIFT 24 262*4882a593Smuzhiyun #define IO48_MMR_CALTIMING1_CFG_RD_TO_WR_MASK 0x00FC0000 263*4882a593Smuzhiyun #define IO48_MMR_CALTIMING1_CFG_RD_TO_WR_SHIFT 18 264*4882a593Smuzhiyun #define IO48_MMR_CALTIMING1_CFG_RD_TO_RD_DB_MASK 0x0003F000 265*4882a593Smuzhiyun #define IO48_MMR_CALTIMING1_CFG_RD_TO_RD_DB_SHIFT 12 266*4882a593Smuzhiyun #define IO48_MMR_CALTIMING1_CFG_RD_TO_RD_DC_MASK 0x00000FC0 267*4882a593Smuzhiyun #define IO48_MMR_CALTIMING1_CFG_RD_TO_RD_DC_SHIFT 6 268*4882a593Smuzhiyun #define IO48_MMR_CALTIMING1_CFG_RD_TO_RD_MASK 0x0000003F 269*4882a593Smuzhiyun #define IO48_MMR_CALTIMING1_CFG_RD_TO_RD_SHIFT 0 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun #define IO48_MMR_CALTIMING2_CFG_WR_TO_WR_DIFF_CHIP_MASK 0x3F000000 272*4882a593Smuzhiyun #define IO48_MMR_CALTIMING2_CFG_WR_TO_WR_DIFF_CHIP_SHIFT 24 273*4882a593Smuzhiyun #define IO48_MMR_CALTIMING2_CFG_WR_TO_WR_MASK 0x00FC0000 274*4882a593Smuzhiyun #define IO48_MMR_CALTIMING2_CFG_WR_TO_WR_SHIFT 18 275*4882a593Smuzhiyun #define IO48_MMR_CALTIMING2_CFG_RD_TO_AP_VALID_MASK 0x0003F000 276*4882a593Smuzhiyun #define IO48_MMR_CALTIMING2_CFG_RD_TO_AP_VALID_SHIFT 12 277*4882a593Smuzhiyun #define IO48_MMR_CALTIMING2_CFG_RD_TO_PCH_MASK 0x00000FC0 278*4882a593Smuzhiyun #define IO48_MMR_CALTIMING2_CFG_RD_TO_PCH_SHIFT 6 279*4882a593Smuzhiyun #define IO48_MMR_CALTIMING2_CFG_RD_TO_WR_DIFF_BG_MASK 0x0000003F 280*4882a593Smuzhiyun #define IO48_MMR_CALTIMING2_CFG_RD_TO_WR_DIFF_BG_SHIFT 0 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun #define IO48_MMR_CALTIMING3_CFG_WR_TO_PCH_MASK 0x3F000000 283*4882a593Smuzhiyun #define IO48_MMR_CALTIMING3_CFG_WR_TO_PCH_SHIFT 24 284*4882a593Smuzhiyun #define IO48_MMR_CALTIMING3_CFG_WR_TO_RD_DIFF_BG_MASK 0x00FC0000 285*4882a593Smuzhiyun #define IO48_MMR_CALTIMING3_CFG_WR_TO_RD_DIFF_BG_SHIFT 18 286*4882a593Smuzhiyun #define IO48_MMR_CALTIMING3_CFG_WR_TO_RD_DIFF_CHIP_MASK 0x0003F000 287*4882a593Smuzhiyun #define IO48_MMR_CALTIMING3_CFG_WR_TO_RD_DIFF_CHIP_SHIFT 12 288*4882a593Smuzhiyun #define IO48_MMR_CALTIMING3_CFG_WR_TO_RD_MASK 0x00000FC0 289*4882a593Smuzhiyun #define IO48_MMR_CALTIMING3_CFG_WR_TO_RD_SHIFT 6 290*4882a593Smuzhiyun #define IO48_MMR_CALTIMING3_CFG_WR_TO_WR_DIFF_BG_MASK 0x0000003F 291*4882a593Smuzhiyun #define IO48_MMR_CALTIMING3_CFG_WR_TO_WR_DIFF_BG_SHIFT 0 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun #define IO48_MMR_CALTIMING4_CFG_PDN_TO_VALID_MASK 0xFC000000 294*4882a593Smuzhiyun #define IO48_MMR_CALTIMING4_CFG_PDN_TO_VALID_SHIFT 26 295*4882a593Smuzhiyun #define IO48_MMR_CALTIMING4_CFG_ARF_TO_VALID_MASK 0x03FC0000 296*4882a593Smuzhiyun #define IO48_MMR_CALTIMING4_CFG_ARF_TO_VALID_SHIFT 18 297*4882a593Smuzhiyun #define IO48_MMR_CALTIMING4_CFG_PCH_ALL_TO_VALID_MASK 0x0003F000 298*4882a593Smuzhiyun #define IO48_MMR_CALTIMING4_CFG_PCH_ALL_TO_VALID_SHIFT 12 299*4882a593Smuzhiyun #define IO48_MMR_CALTIMING4_CFG_PCH_TO_VALID_MASK 0x00000FC0 300*4882a593Smuzhiyun #define IO48_MMR_CALTIMING4_CFG_PCH_TO_VALID_SHIFT 6 301*4882a593Smuzhiyun #define IO48_MMR_CALTIMING4_CFG_WR_AP_TO_VALID_MASK 0x0000003F 302*4882a593Smuzhiyun #define IO48_MMR_CALTIMING4_CFG_WR_AP_TO_VALID_SHIFT 0 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun #define IO48_MMR_CALTIMING9_CFG_WR_4_ACT_TO_ACT_MASK 0x000000FF 305*4882a593Smuzhiyun #define IO48_MMR_CALTIMING9_CFG_WR_4_ACT_TO_ACT_SHIFT 0 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun #define IO48_MMR_DRAMADDRW_CFG_CS_ADDR_WIDTH_MASK 0x00070000 308*4882a593Smuzhiyun #define IO48_MMR_DRAMADDRW_CFG_CS_ADDR_WIDTH_SHIFT 16 309*4882a593Smuzhiyun #define IO48_MMR_DRAMADDRW_CFG_BANK_GROUP_ADDR_WIDTH_MASK 0x0000C000 310*4882a593Smuzhiyun #define IO48_MMR_DRAMADDRW_CFG_BANK_GROUP_ADDR_WIDTH_SHIFT 14 311*4882a593Smuzhiyun #define IO48_MMR_DRAMADDRW_CFG_BANK_ADDR_WIDTH_MASK 0x00003C00 312*4882a593Smuzhiyun #define IO48_MMR_DRAMADDRW_CFG_BANK_ADDR_WIDTH_SHIFT 10 313*4882a593Smuzhiyun #define IO48_MMR_DRAMADDRW_CFG_ROW_ADDR_WIDTH_MASK 0x000003E0 314*4882a593Smuzhiyun #define IO48_MMR_DRAMADDRW_CFG_ROW_ADDR_WIDTH_SHIFT 5 315*4882a593Smuzhiyun #define IO48_MMR_DRAMADDRW_CFG_COL_ADDR_WIDTH_MASK 0x0000001F 316*4882a593Smuzhiyun #define IO48_MMR_DRAMADDRW_CFG_COL_ADDR_WIDTH_SHIFT 0 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun #define ALT_ECC_HMC_OCP_DDRIOCTRL_IO_SIZE_MSK 0x00000003 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun #define ALT_ECC_HMC_OCP_INTSTAT_SERRPENA_SET_MSK BIT(0) 321*4882a593Smuzhiyun #define ALT_ECC_HMC_OCP_INTSTAT_DERRPENA_SET_MSK BIT(1) 322*4882a593Smuzhiyun #define ALT_ECC_HMC_OCP_ERRINTEN_SERRINTEN_SET_MSK BIT(0) 323*4882a593Smuzhiyun #define ALT_ECC_HMC_OCP_ERRINTEN_DERRINTEN_SET_MSK BIT(1) 324*4882a593Smuzhiyun #define ALT_ECC_HMC_OCP_INTMOD_INTONCMP_SET_MSK BIT(16) 325*4882a593Smuzhiyun #define ALT_ECC_HMC_OCP_ECCCTL_AWB_CNT_RST_SET_MSK BIT(16) 326*4882a593Smuzhiyun #define ALT_ECC_HMC_OCP_ECCCTL_CNT_RST_SET_MSK BIT(8) 327*4882a593Smuzhiyun #define ALT_ECC_HMC_OCP_ECCCTL_ECC_EN_SET_MSK BIT(0) 328*4882a593Smuzhiyun #define ALT_ECC_HMC_OCP_ECCCTL2_RMW_EN_SET_MSK BIT(8) 329*4882a593Smuzhiyun #define ALT_ECC_HMC_OCP_ECCCTL2_AWB_EN_SET_MSK BIT(0) 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun #define ALT_ECC_HMC_OCP_SERRCNTREG_VALUE 8 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_DDRTIMING_ACTTOACT_LSB 0 334*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_DDRTIMING_RDTOMISS_LSB 6 335*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_DDRTIMING_WRTOMISS_LSB 12 336*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_DDRTIMING_BURSTLEN_LSB 18 337*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_DDRTIMING_RDTOWR_LSB 21 338*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_DDRTIMING_WRTORD_LSB 26 339*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_DDRTIMING_BWRATIO_LSB 31 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_DDRMOD_AUTOPRECHARGE_LSB 0 342*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_DDRMOD_BWRATIOEXTENDED_LSB 1 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_ACTIVATE_RRD_LSB 0 345*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_ACTIVATE_FAW_LSB 4 346*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_ACTIVATE_FAWBANK_LSB 10 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_DEVTODEV_BUSRDTORD_LSB 0 349*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_DEVTODEV_BUSRDTOWR_LSB 2 350*4882a593Smuzhiyun #define ALT_NOC_MPU_DDR_T_SCHED_DEVTODEV_BUSWRTORD_LSB 4 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_END_ADDR_LSB 16 353*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_ADDR_MASK 0xFFFF 354*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_HPSREG0EN_SET_MSK BIT(0) 355*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_HPSREG1EN_SET_MSK BIT(1) 356*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_HPSREG2EN_SET_MSK BIT(2) 357*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_HPSREG3EN_SET_MSK BIT(3) 358*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_HPSREG4EN_SET_MSK BIT(4) 359*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_HPSREG5EN_SET_MSK BIT(5) 360*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_HPSREG6EN_SET_MSK BIT(6) 361*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_HPSREG7EN_SET_MSK BIT(7) 362*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_MPUREG0EN_SET_MSK BIT(0) 363*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_MPUREG1EN_SET_MSK BIT(1) 364*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_MPUREG2EN_SET_MSK BIT(2) 365*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_MPUREG3EN_SET_MSK BIT(3) 366*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_F2SDR0REG0EN_SET_MSK BIT(4) 367*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_F2SDR0REG1EN_SET_MSK BIT(5) 368*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_F2SDR0REG2EN_SET_MSK BIT(6) 369*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_F2SDR0REG3EN_SET_MSK BIT(7) 370*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_F2SDR1REG0EN_SET_MSK BIT(8) 371*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_F2SDR1REG1EN_SET_MSK BIT(9) 372*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_F2SDR1REG2EN_SET_MSK BIT(10) 373*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_F2SDR1REG3EN_SET_MSK BIT(11) 374*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_F2SDR2REG0EN_SET_MSK BIT(12) 375*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_F2SDR2REG1EN_SET_MSK BIT(13) 376*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_F2SDR2REG2EN_SET_MSK BIT(14) 377*4882a593Smuzhiyun #define ALT_NOC_FW_DDR_SCR_EN_F2SDR2REG3EN_SET_MSK BIT(15) 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun #define ALT_IO48_DRAMTIME_MEM_READ_LATENCY_MASK 0x0000003F 380*4882a593Smuzhiyun #endif /* _SOCFPGA_SDRAM_ARRIA10_H_ */ 381