xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-socfpga/include/mach/sdram.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright Altera Corporation (C) 2014-2015
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #ifndef	_SDRAM_H_
7*4882a593Smuzhiyun #define	_SDRAM_H_
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __ASSEMBLY__
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun unsigned long sdram_calculate_size(void);
12*4882a593Smuzhiyun int sdram_mmr_init_full(unsigned int sdr_phy_reg);
13*4882a593Smuzhiyun int sdram_calibration_full(void);
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun const struct socfpga_sdram_config *socfpga_get_sdram_config(void);
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun void socfpga_get_seq_ac_init(const u32 **init, unsigned int *nelem);
18*4882a593Smuzhiyun void socfpga_get_seq_inst_init(const u32 **init, unsigned int *nelem);
19*4882a593Smuzhiyun const struct socfpga_sdram_rw_mgr_config *socfpga_get_sdram_rwmgr_config(void);
20*4882a593Smuzhiyun const struct socfpga_sdram_io_config *socfpga_get_sdram_io_config(void);
21*4882a593Smuzhiyun const struct socfpga_sdram_misc_config *socfpga_get_sdram_misc_config(void);
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define SDR_CTRLGRP_ADDRESS	(SOCFPGA_SDR_ADDRESS | 0x5000)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct socfpga_sdr_ctrl {
26*4882a593Smuzhiyun 	u32	ctrl_cfg;
27*4882a593Smuzhiyun 	u32	dram_timing1;
28*4882a593Smuzhiyun 	u32	dram_timing2;
29*4882a593Smuzhiyun 	u32	dram_timing3;
30*4882a593Smuzhiyun 	u32	dram_timing4;	/* 0x10 */
31*4882a593Smuzhiyun 	u32	lowpwr_timing;
32*4882a593Smuzhiyun 	u32	dram_odt;
33*4882a593Smuzhiyun 	u32	extratime1;
34*4882a593Smuzhiyun 	u32	__padding0[3];
35*4882a593Smuzhiyun 	u32	dram_addrw;	/* 0x2c */
36*4882a593Smuzhiyun 	u32	dram_if_width;	/* 0x30 */
37*4882a593Smuzhiyun 	u32	dram_dev_width;
38*4882a593Smuzhiyun 	u32	dram_sts;
39*4882a593Smuzhiyun 	u32	dram_intr;
40*4882a593Smuzhiyun 	u32	sbe_count;	/* 0x40 */
41*4882a593Smuzhiyun 	u32	dbe_count;
42*4882a593Smuzhiyun 	u32	err_addr;
43*4882a593Smuzhiyun 	u32	drop_count;
44*4882a593Smuzhiyun 	u32	drop_addr;	/* 0x50 */
45*4882a593Smuzhiyun 	u32	lowpwr_eq;
46*4882a593Smuzhiyun 	u32	lowpwr_ack;
47*4882a593Smuzhiyun 	u32	static_cfg;
48*4882a593Smuzhiyun 	u32	ctrl_width;	/* 0x60 */
49*4882a593Smuzhiyun 	u32	cport_width;
50*4882a593Smuzhiyun 	u32	cport_wmap;
51*4882a593Smuzhiyun 	u32	cport_rmap;
52*4882a593Smuzhiyun 	u32	rfifo_cmap;	/* 0x70 */
53*4882a593Smuzhiyun 	u32	wfifo_cmap;
54*4882a593Smuzhiyun 	u32	cport_rdwr;
55*4882a593Smuzhiyun 	u32	port_cfg;
56*4882a593Smuzhiyun 	u32	fpgaport_rst;	/* 0x80 */
57*4882a593Smuzhiyun 	u32	__padding1;
58*4882a593Smuzhiyun 	u32	fifo_cfg;
59*4882a593Smuzhiyun 	u32	protport_default;
60*4882a593Smuzhiyun 	u32	prot_rule_addr;	/* 0x90 */
61*4882a593Smuzhiyun 	u32	prot_rule_id;
62*4882a593Smuzhiyun 	u32	prot_rule_data;
63*4882a593Smuzhiyun 	u32	prot_rule_rdwr;
64*4882a593Smuzhiyun 	u32	__padding2[3];
65*4882a593Smuzhiyun 	u32	mp_priority;	/* 0xac */
66*4882a593Smuzhiyun 	u32	mp_weight0;	/* 0xb0 */
67*4882a593Smuzhiyun 	u32	mp_weight1;
68*4882a593Smuzhiyun 	u32	mp_weight2;
69*4882a593Smuzhiyun 	u32	mp_weight3;
70*4882a593Smuzhiyun 	u32	mp_pacing0;	/* 0xc0 */
71*4882a593Smuzhiyun 	u32	mp_pacing1;
72*4882a593Smuzhiyun 	u32	mp_pacing2;
73*4882a593Smuzhiyun 	u32	mp_pacing3;
74*4882a593Smuzhiyun 	u32	mp_threshold0;	/* 0xd0 */
75*4882a593Smuzhiyun 	u32	mp_threshold1;
76*4882a593Smuzhiyun 	u32	mp_threshold2;
77*4882a593Smuzhiyun 	u32	__padding3[29];
78*4882a593Smuzhiyun 	u32	phy_ctrl0;	/* 0x150 */
79*4882a593Smuzhiyun 	u32	phy_ctrl1;
80*4882a593Smuzhiyun 	u32	phy_ctrl2;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* SDRAM configuration structure for the SPL. */
84*4882a593Smuzhiyun struct socfpga_sdram_config {
85*4882a593Smuzhiyun 	u32	ctrl_cfg;
86*4882a593Smuzhiyun 	u32	dram_timing1;
87*4882a593Smuzhiyun 	u32	dram_timing2;
88*4882a593Smuzhiyun 	u32	dram_timing3;
89*4882a593Smuzhiyun 	u32	dram_timing4;
90*4882a593Smuzhiyun 	u32	lowpwr_timing;
91*4882a593Smuzhiyun 	u32	dram_odt;
92*4882a593Smuzhiyun 	u32	extratime1;
93*4882a593Smuzhiyun 	u32	dram_addrw;
94*4882a593Smuzhiyun 	u32	dram_if_width;
95*4882a593Smuzhiyun 	u32	dram_dev_width;
96*4882a593Smuzhiyun 	u32	dram_intr;
97*4882a593Smuzhiyun 	u32	lowpwr_eq;
98*4882a593Smuzhiyun 	u32	static_cfg;
99*4882a593Smuzhiyun 	u32	ctrl_width;
100*4882a593Smuzhiyun 	u32	cport_width;
101*4882a593Smuzhiyun 	u32	cport_wmap;
102*4882a593Smuzhiyun 	u32	cport_rmap;
103*4882a593Smuzhiyun 	u32	rfifo_cmap;
104*4882a593Smuzhiyun 	u32	wfifo_cmap;
105*4882a593Smuzhiyun 	u32	cport_rdwr;
106*4882a593Smuzhiyun 	u32	port_cfg;
107*4882a593Smuzhiyun 	u32	fpgaport_rst;
108*4882a593Smuzhiyun 	u32	fifo_cfg;
109*4882a593Smuzhiyun 	u32	mp_priority;
110*4882a593Smuzhiyun 	u32	mp_weight0;
111*4882a593Smuzhiyun 	u32	mp_weight1;
112*4882a593Smuzhiyun 	u32	mp_weight2;
113*4882a593Smuzhiyun 	u32	mp_weight3;
114*4882a593Smuzhiyun 	u32	mp_pacing0;
115*4882a593Smuzhiyun 	u32	mp_pacing1;
116*4882a593Smuzhiyun 	u32	mp_pacing2;
117*4882a593Smuzhiyun 	u32	mp_pacing3;
118*4882a593Smuzhiyun 	u32	mp_threshold0;
119*4882a593Smuzhiyun 	u32	mp_threshold1;
120*4882a593Smuzhiyun 	u32	mp_threshold2;
121*4882a593Smuzhiyun 	u32	phy_ctrl0;
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun struct socfpga_sdram_rw_mgr_config {
125*4882a593Smuzhiyun 	u8	activate_0_and_1;
126*4882a593Smuzhiyun 	u8	activate_0_and_1_wait1;
127*4882a593Smuzhiyun 	u8	activate_0_and_1_wait2;
128*4882a593Smuzhiyun 	u8	activate_1;
129*4882a593Smuzhiyun 	u8	clear_dqs_enable;
130*4882a593Smuzhiyun 	u8	guaranteed_read;
131*4882a593Smuzhiyun 	u8	guaranteed_read_cont;
132*4882a593Smuzhiyun 	u8	guaranteed_write;
133*4882a593Smuzhiyun 	u8	guaranteed_write_wait0;
134*4882a593Smuzhiyun 	u8	guaranteed_write_wait1;
135*4882a593Smuzhiyun 	u8	guaranteed_write_wait2;
136*4882a593Smuzhiyun 	u8	guaranteed_write_wait3;
137*4882a593Smuzhiyun 	u8	idle;
138*4882a593Smuzhiyun 	u8	idle_loop1;
139*4882a593Smuzhiyun 	u8	idle_loop2;
140*4882a593Smuzhiyun 	u8	init_reset_0_cke_0;
141*4882a593Smuzhiyun 	u8	init_reset_1_cke_0;
142*4882a593Smuzhiyun 	u8	lfsr_wr_rd_bank_0;
143*4882a593Smuzhiyun 	u8	lfsr_wr_rd_bank_0_data;
144*4882a593Smuzhiyun 	u8	lfsr_wr_rd_bank_0_dqs;
145*4882a593Smuzhiyun 	u8	lfsr_wr_rd_bank_0_nop;
146*4882a593Smuzhiyun 	u8	lfsr_wr_rd_bank_0_wait;
147*4882a593Smuzhiyun 	u8	lfsr_wr_rd_bank_0_wl_1;
148*4882a593Smuzhiyun 	u8	lfsr_wr_rd_dm_bank_0;
149*4882a593Smuzhiyun 	u8	lfsr_wr_rd_dm_bank_0_data;
150*4882a593Smuzhiyun 	u8	lfsr_wr_rd_dm_bank_0_dqs;
151*4882a593Smuzhiyun 	u8	lfsr_wr_rd_dm_bank_0_nop;
152*4882a593Smuzhiyun 	u8	lfsr_wr_rd_dm_bank_0_wait;
153*4882a593Smuzhiyun 	u8	lfsr_wr_rd_dm_bank_0_wl_1;
154*4882a593Smuzhiyun 	u8	mrs0_dll_reset;
155*4882a593Smuzhiyun 	u8	mrs0_dll_reset_mirr;
156*4882a593Smuzhiyun 	u8	mrs0_user;
157*4882a593Smuzhiyun 	u8	mrs0_user_mirr;
158*4882a593Smuzhiyun 	u8	mrs1;
159*4882a593Smuzhiyun 	u8	mrs1_mirr;
160*4882a593Smuzhiyun 	u8	mrs2;
161*4882a593Smuzhiyun 	u8	mrs2_mirr;
162*4882a593Smuzhiyun 	u8	mrs3;
163*4882a593Smuzhiyun 	u8	mrs3_mirr;
164*4882a593Smuzhiyun 	u8	precharge_all;
165*4882a593Smuzhiyun 	u8	read_b2b;
166*4882a593Smuzhiyun 	u8	read_b2b_wait1;
167*4882a593Smuzhiyun 	u8	read_b2b_wait2;
168*4882a593Smuzhiyun 	u8	refresh_all;
169*4882a593Smuzhiyun 	u8	rreturn;
170*4882a593Smuzhiyun 	u8	sgle_read;
171*4882a593Smuzhiyun 	u8	zqcl;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	u8	true_mem_data_mask_width;
174*4882a593Smuzhiyun 	u8	mem_address_mirroring;
175*4882a593Smuzhiyun 	u8	mem_data_mask_width;
176*4882a593Smuzhiyun 	u8	mem_data_width;
177*4882a593Smuzhiyun 	u8	mem_dq_per_read_dqs;
178*4882a593Smuzhiyun 	u8	mem_dq_per_write_dqs;
179*4882a593Smuzhiyun 	u8	mem_if_read_dqs_width;
180*4882a593Smuzhiyun 	u8	mem_if_write_dqs_width;
181*4882a593Smuzhiyun 	u8	mem_number_of_cs_per_dimm;
182*4882a593Smuzhiyun 	u8	mem_number_of_ranks;
183*4882a593Smuzhiyun 	u8	mem_virtual_groups_per_read_dqs;
184*4882a593Smuzhiyun 	u8	mem_virtual_groups_per_write_dqs;
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun struct socfpga_sdram_io_config {
188*4882a593Smuzhiyun 	u16	delay_per_opa_tap;
189*4882a593Smuzhiyun 	u8	delay_per_dchain_tap;
190*4882a593Smuzhiyun 	u8	delay_per_dqs_en_dchain_tap;
191*4882a593Smuzhiyun 	u8	dll_chain_length;
192*4882a593Smuzhiyun 	u8	dqdqs_out_phase_max;
193*4882a593Smuzhiyun 	u8	dqs_en_delay_max;
194*4882a593Smuzhiyun 	u8	dqs_en_delay_offset;
195*4882a593Smuzhiyun 	u8	dqs_en_phase_max;
196*4882a593Smuzhiyun 	u8	dqs_in_delay_max;
197*4882a593Smuzhiyun 	u8	dqs_in_reserve;
198*4882a593Smuzhiyun 	u8	dqs_out_reserve;
199*4882a593Smuzhiyun 	u8	io_in_delay_max;
200*4882a593Smuzhiyun 	u8	io_out1_delay_max;
201*4882a593Smuzhiyun 	u8	io_out2_delay_max;
202*4882a593Smuzhiyun 	u8	shift_dqs_en_when_shift_dqs;
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun struct socfpga_sdram_misc_config {
206*4882a593Smuzhiyun 	u32	reg_file_init_seq_signature;
207*4882a593Smuzhiyun 	u8	afi_rate_ratio;
208*4882a593Smuzhiyun 	u8	calib_lfifo_offset;
209*4882a593Smuzhiyun 	u8	calib_vfifo_offset;
210*4882a593Smuzhiyun 	u8	enable_super_quick_calibration;
211*4882a593Smuzhiyun 	u8	max_latency_count_width;
212*4882a593Smuzhiyun 	u8	read_valid_fifo_size;
213*4882a593Smuzhiyun 	u8	tinit_cntr0_val;
214*4882a593Smuzhiyun 	u8	tinit_cntr1_val;
215*4882a593Smuzhiyun 	u8	tinit_cntr2_val;
216*4882a593Smuzhiyun 	u8	treset_cntr0_val;
217*4882a593Smuzhiyun 	u8	treset_cntr1_val;
218*4882a593Smuzhiyun 	u8	treset_cntr2_val;
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_NODMPINS_LSB 23
222*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_NODMPINS_MASK 0x00800000
223*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_DQSTRKEN_LSB 22
224*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_DQSTRKEN_MASK 0x00400000
225*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_STARVELIMIT_LSB 16
226*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_STARVELIMIT_MASK 0x003f0000
227*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_REORDEREN_LSB 15
228*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_REORDEREN_MASK 0x00008000
229*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_ECCCORREN_LSB 11
230*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_ECCCORREN_MASK 0x00000800
231*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_ECCEN_LSB 10
232*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_ECCEN_MASK 0x00000400
233*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_ADDRORDER_LSB 8
234*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_ADDRORDER_MASK 0x00000300
235*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_MEMBL_LSB 3
236*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_MEMBL_MASK 0x000000f8
237*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_MEMTYPE_LSB 0
238*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLCFG_MEMTYPE_MASK 0x00000007
239*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::dramtiming1                            */
240*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING1_TRFC_LSB 24
241*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING1_TRFC_MASK 0xff000000
242*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING1_TFAW_LSB 18
243*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING1_TFAW_MASK 0x00fc0000
244*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING1_TRRD_LSB 14
245*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING1_TRRD_MASK 0x0003c000
246*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING1_TCL_LSB 9
247*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING1_TCL_MASK 0x00003e00
248*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING1_TAL_LSB 4
249*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING1_TAL_MASK 0x000001f0
250*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING1_TCWL_LSB 0
251*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING1_TCWL_MASK 0x0000000f
252*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::dramtiming2                            */
253*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING2_TWTR_LSB 25
254*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING2_TWTR_MASK 0x1e000000
255*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING2_TWR_LSB 21
256*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING2_TWR_MASK 0x01e00000
257*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING2_TRP_LSB 17
258*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING2_TRP_MASK 0x001e0000
259*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING2_TRCD_LSB 13
260*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING2_TRCD_MASK 0x0001e000
261*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING2_TREFI_LSB 0
262*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING2_TREFI_MASK 0x00001fff
263*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::dramtiming3                            */
264*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING3_TCCD_LSB 19
265*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING3_TCCD_MASK 0x00780000
266*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING3_TMRD_LSB 15
267*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING3_TMRD_MASK 0x00078000
268*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING3_TRC_LSB 9
269*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING3_TRC_MASK 0x00007e00
270*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING3_TRAS_LSB 4
271*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING3_TRAS_MASK 0x000001f0
272*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING3_TRTP_LSB 0
273*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING3_TRTP_MASK 0x0000000f
274*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::dramtiming4                            */
275*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING4_MINPWRSAVECYCLES_LSB 20
276*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING4_MINPWRSAVECYCLES_MASK 0x00f00000
277*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING4_PWRDOWNEXIT_LSB 10
278*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING4_PWRDOWNEXIT_MASK 0x000ffc00
279*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING4_SELFRFSHEXIT_LSB 0
280*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMTIMING4_SELFRFSHEXIT_MASK 0x000003ff
281*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::lowpwrtiming                           */
282*4882a593Smuzhiyun #define SDR_CTRLGRP_LOWPWRTIMING_CLKDISABLECYCLES_LSB 16
283*4882a593Smuzhiyun #define SDR_CTRLGRP_LOWPWRTIMING_CLKDISABLECYCLES_MASK 0x000f0000
284*4882a593Smuzhiyun #define SDR_CTRLGRP_LOWPWRTIMING_AUTOPDCYCLES_LSB 0
285*4882a593Smuzhiyun #define SDR_CTRLGRP_LOWPWRTIMING_AUTOPDCYCLES_MASK 0x0000ffff
286*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::dramaddrw                              */
287*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB 13
288*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK 0x0000e000
289*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMADDRW_BANKBITS_LSB 10
290*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMADDRW_BANKBITS_MASK 0x00001c00
291*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB 5
292*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK 0x000003e0
293*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMADDRW_COLBITS_LSB 0
294*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMADDRW_COLBITS_MASK 0x0000001f
295*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::dramifwidth                            */
296*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMIFWIDTH_IFWIDTH_LSB 0
297*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMIFWIDTH_IFWIDTH_MASK 0x000000ff
298*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::dramdevwidth                           */
299*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMDEVWIDTH_DEVWIDTH_LSB 0
300*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMDEVWIDTH_DEVWIDTH_MASK 0x0000000f
301*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::dramintr                               */
302*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMINTR_INTREN_LSB 0
303*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMINTR_INTREN_MASK 0x00000001
304*4882a593Smuzhiyun #define SDR_CTRLGRP_LOWPWREQ_SELFRFSHMASK_LSB 4
305*4882a593Smuzhiyun #define SDR_CTRLGRP_LOWPWREQ_SELFRFSHMASK_MASK 0x00000030
306*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::staticcfg                              */
307*4882a593Smuzhiyun #define SDR_CTRLGRP_STATICCFG_APPLYCFG_LSB 3
308*4882a593Smuzhiyun #define SDR_CTRLGRP_STATICCFG_APPLYCFG_MASK 0x00000008
309*4882a593Smuzhiyun #define SDR_CTRLGRP_STATICCFG_USEECCASDATA_LSB 2
310*4882a593Smuzhiyun #define SDR_CTRLGRP_STATICCFG_USEECCASDATA_MASK 0x00000004
311*4882a593Smuzhiyun #define SDR_CTRLGRP_STATICCFG_MEMBL_LSB 0
312*4882a593Smuzhiyun #define SDR_CTRLGRP_STATICCFG_MEMBL_MASK 0x00000003
313*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::ctrlwidth                              */
314*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLWIDTH_CTRLWIDTH_LSB 0
315*4882a593Smuzhiyun #define SDR_CTRLGRP_CTRLWIDTH_CTRLWIDTH_MASK 0x00000003
316*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::cportwidth                             */
317*4882a593Smuzhiyun #define SDR_CTRLGRP_CPORTWIDTH_CMDPORTWIDTH_LSB 0
318*4882a593Smuzhiyun #define SDR_CTRLGRP_CPORTWIDTH_CMDPORTWIDTH_MASK 0x000fffff
319*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::cportwmap                              */
320*4882a593Smuzhiyun #define SDR_CTRLGRP_CPORTWMAP_CPORTWFIFOMAP_LSB 0
321*4882a593Smuzhiyun #define SDR_CTRLGRP_CPORTWMAP_CPORTWFIFOMAP_MASK 0x3fffffff
322*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::cportrmap                              */
323*4882a593Smuzhiyun #define SDR_CTRLGRP_CPORTRMAP_CPORTRFIFOMAP_LSB 0
324*4882a593Smuzhiyun #define SDR_CTRLGRP_CPORTRMAP_CPORTRFIFOMAP_MASK 0x3fffffff
325*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::rfifocmap                              */
326*4882a593Smuzhiyun #define SDR_CTRLGRP_RFIFOCMAP_RFIFOCPORTMAP_LSB 0
327*4882a593Smuzhiyun #define SDR_CTRLGRP_RFIFOCMAP_RFIFOCPORTMAP_MASK 0x00ffffff
328*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::wfifocmap                              */
329*4882a593Smuzhiyun #define SDR_CTRLGRP_WFIFOCMAP_WFIFOCPORTMAP_LSB 0
330*4882a593Smuzhiyun #define SDR_CTRLGRP_WFIFOCMAP_WFIFOCPORTMAP_MASK 0x00ffffff
331*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::cportrdwr                              */
332*4882a593Smuzhiyun #define SDR_CTRLGRP_CPORTRDWR_CPORTRDWR_LSB 0
333*4882a593Smuzhiyun #define SDR_CTRLGRP_CPORTRDWR_CPORTRDWR_MASK 0x000fffff
334*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::portcfg                                */
335*4882a593Smuzhiyun #define SDR_CTRLGRP_PORTCFG_AUTOPCHEN_LSB 10
336*4882a593Smuzhiyun #define SDR_CTRLGRP_PORTCFG_AUTOPCHEN_MASK 0x000ffc00
337*4882a593Smuzhiyun #define SDR_CTRLGRP_PORTCFG_PORTPROTOCOL_LSB 0
338*4882a593Smuzhiyun #define SDR_CTRLGRP_PORTCFG_PORTPROTOCOL_MASK 0x000003ff
339*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::fifocfg                                */
340*4882a593Smuzhiyun #define SDR_CTRLGRP_FIFOCFG_INCSYNC_LSB 10
341*4882a593Smuzhiyun #define SDR_CTRLGRP_FIFOCFG_INCSYNC_MASK 0x00000400
342*4882a593Smuzhiyun #define SDR_CTRLGRP_FIFOCFG_SYNCMODE_LSB 0
343*4882a593Smuzhiyun #define SDR_CTRLGRP_FIFOCFG_SYNCMODE_MASK 0x000003ff
344*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::mppriority                             */
345*4882a593Smuzhiyun #define SDR_CTRLGRP_MPPRIORITY_USERPRIORITY_LSB 0
346*4882a593Smuzhiyun #define SDR_CTRLGRP_MPPRIORITY_USERPRIORITY_MASK 0x3fffffff
347*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::mpweight::mpweight_0                   */
348*4882a593Smuzhiyun #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_0_STATICWEIGHT_31_0_LSB 0
349*4882a593Smuzhiyun #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_0_STATICWEIGHT_31_0_MASK 0xffffffff
350*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::mpweight::mpweight_1                   */
351*4882a593Smuzhiyun #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_SUMOFWEIGHTS_13_0_LSB 18
352*4882a593Smuzhiyun #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_SUMOFWEIGHTS_13_0_MASK 0xfffc0000
353*4882a593Smuzhiyun #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_STATICWEIGHT_49_32_LSB 0
354*4882a593Smuzhiyun #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_STATICWEIGHT_49_32_MASK 0x0003ffff
355*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::mpweight::mpweight_2                   */
356*4882a593Smuzhiyun #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_2_SUMOFWEIGHTS_45_14_LSB 0
357*4882a593Smuzhiyun #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_2_SUMOFWEIGHTS_45_14_MASK 0xffffffff
358*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::mpweight::mpweight_3                   */
359*4882a593Smuzhiyun #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_3_SUMOFWEIGHTS_63_46_LSB 0
360*4882a593Smuzhiyun #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_3_SUMOFWEIGHTS_63_46_MASK 0x0003ffff
361*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::mppacing::mppacing_0                   */
362*4882a593Smuzhiyun #define SDR_CTRLGRP_MPPACING_MPPACING_0_THRESHOLD1_31_0_LSB 0
363*4882a593Smuzhiyun #define SDR_CTRLGRP_MPPACING_MPPACING_0_THRESHOLD1_31_0_MASK 0xffffffff
364*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::mppacing::mppacing_1                   */
365*4882a593Smuzhiyun #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD2_3_0_LSB 28
366*4882a593Smuzhiyun #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD2_3_0_MASK 0xf0000000
367*4882a593Smuzhiyun #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD1_59_32_LSB 0
368*4882a593Smuzhiyun #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD1_59_32_MASK 0x0fffffff
369*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::mppacing::mppacing_2                   */
370*4882a593Smuzhiyun #define SDR_CTRLGRP_MPPACING_MPPACING_2_THRESHOLD2_35_4_LSB 0
371*4882a593Smuzhiyun #define SDR_CTRLGRP_MPPACING_MPPACING_2_THRESHOLD2_35_4_MASK 0xffffffff
372*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::mppacing::mppacing_3                   */
373*4882a593Smuzhiyun #define SDR_CTRLGRP_MPPACING_MPPACING_3_THRESHOLD2_59_36_LSB 0
374*4882a593Smuzhiyun #define SDR_CTRLGRP_MPPACING_MPPACING_3_THRESHOLD2_59_36_MASK 0x00ffffff
375*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::mpthresholdrst::mpthresholdrst_0       */
376*4882a593Smuzhiyun #define \
377*4882a593Smuzhiyun SDR_CTRLGRP_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0_LSB 0
378*4882a593Smuzhiyun #define  \
379*4882a593Smuzhiyun SDR_CTRLGRP_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0_MASK \
380*4882a593Smuzhiyun 0xffffffff
381*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::mpthresholdrst::mpthresholdrst_1       */
382*4882a593Smuzhiyun #define \
383*4882a593Smuzhiyun SDR_CTRLGRP_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32_LSB 0
384*4882a593Smuzhiyun #define \
385*4882a593Smuzhiyun SDR_CTRLGRP_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32_MASK \
386*4882a593Smuzhiyun 0xffffffff
387*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::mpthresholdrst::mpthresholdrst_2       */
388*4882a593Smuzhiyun #define \
389*4882a593Smuzhiyun SDR_CTRLGRP_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64_LSB 0
390*4882a593Smuzhiyun #define \
391*4882a593Smuzhiyun SDR_CTRLGRP_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64_MASK \
392*4882a593Smuzhiyun 0x0000ffff
393*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::remappriority                          */
394*4882a593Smuzhiyun #define SDR_CTRLGRP_REMAPPRIORITY_PRIORITYREMAP_LSB 0
395*4882a593Smuzhiyun #define SDR_CTRLGRP_REMAPPRIORITY_PRIORITYREMAP_MASK 0x000000ff
396*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::phyctrl::phyctrl_0                     */
397*4882a593Smuzhiyun #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_LSB 12
398*4882a593Smuzhiyun #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH 20
399*4882a593Smuzhiyun #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET(x) \
400*4882a593Smuzhiyun  (((x) << 12) & 0xfffff000)
401*4882a593Smuzhiyun #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(x) \
402*4882a593Smuzhiyun  (((x) << 10) & 0x00000c00)
403*4882a593Smuzhiyun #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(x) \
404*4882a593Smuzhiyun  (((x) << 6) & 0x000000c0)
405*4882a593Smuzhiyun #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(x) \
406*4882a593Smuzhiyun  (((x) << 8) & 0x00000100)
407*4882a593Smuzhiyun #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(x) \
408*4882a593Smuzhiyun  (((x) << 9) & 0x00000200)
409*4882a593Smuzhiyun #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(x) \
410*4882a593Smuzhiyun  (((x) << 4) & 0x00000030)
411*4882a593Smuzhiyun #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(x) \
412*4882a593Smuzhiyun  (((x) << 2) & 0x0000000c)
413*4882a593Smuzhiyun #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(x) \
414*4882a593Smuzhiyun  (((x) << 0) & 0x00000003)
415*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::phyctrl::phyctrl_1                     */
416*4882a593Smuzhiyun #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH 20
417*4882a593Smuzhiyun #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET(x) \
418*4882a593Smuzhiyun  (((x) << 12) & 0xfffff000)
419*4882a593Smuzhiyun #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET(x) \
420*4882a593Smuzhiyun  (((x) << 0) & 0x00000fff)
421*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::phyctrl::phyctrl_2                     */
422*4882a593Smuzhiyun #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET(x) \
423*4882a593Smuzhiyun  (((x) << 0) & 0x00000fff)
424*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::dramodt                                */
425*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMODT_READ_LSB 4
426*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMODT_READ_MASK 0x000000f0
427*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMODT_WRITE_LSB 0
428*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMODT_WRITE_MASK 0x0000000f
429*4882a593Smuzhiyun /* Field instance: sdr::ctrlgrp::dramsts                                   */
430*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMSTS_DBEERR_MASK 0x00000008
431*4882a593Smuzhiyun #define SDR_CTRLGRP_DRAMSTS_SBEERR_MASK 0x00000004
432*4882a593Smuzhiyun /* Register template: sdr::ctrlgrp::extratime1                             */
433*4882a593Smuzhiyun #define SDR_CTRLGRP_EXTRATIME1_RD_TO_WR_LSB 20
434*4882a593Smuzhiyun #define SDR_CTRLGRP_EXTRATIME1_RD_TO_WR_BC_LSB 24
435*4882a593Smuzhiyun #define SDR_CTRLGRP_EXTRATIME1_RD_TO_WR_DIFF_LSB 28
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun /* SDRAM width macro for configuration with ECC */
438*4882a593Smuzhiyun #define SDRAM_WIDTH_32BIT_WITH_ECC	40
439*4882a593Smuzhiyun #define SDRAM_WIDTH_16BIT_WITH_ECC	24
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun #endif
442*4882a593Smuzhiyun #endif /* _SDRAM_H_ */
443